MachXO2 Speed Grade -1 Cell Timings

Contents


DP8KC:REGMODE_A=NOREG,REGMODE_B=NOREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 964496449644 964496449644
CLKADOA1 964496449644 964496449644
CLKADOA2 964496449644 964496449644
CLKADOA3 964496449644 964496449644
CLKADOA4 964496449644 964496449644
CLKADOA5 964496449644 964496449644
CLKADOA6 964496449644 964496449644
CLKADOA7 964496449644 964496449644
CLKADOA8 964496449644 964496449644
CLKBDOB0 102801028010280 102801028010280
CLKBDOB1 102801028010280 102801028010280
CLKBDOB2 102801028010280 102801028010280
CLKBDOB3 102801028010280 102801028010280
CLKBDOB4 102801028010280 102801028010280
CLKBDOB5 102801028010280 102801028010280
CLKBDOB6 102801028010280 102801028010280
CLKBDOB7 102801028010280 102801028010280
CLKBDOB8 102801028010280 102801028010280

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 251251251
ADA1posedge CLKA 000 251251251
ADA10posedge CLKA 000 251251251
ADA11posedge CLKA 000 251251251
ADA12posedge CLKA 000 251251251
ADA2posedge CLKA 000 251251251
ADA3posedge CLKA 000 251251251
ADA4posedge CLKA 000 251251251
ADA5posedge CLKA 000 251251251
ADA6posedge CLKA 000 251251251
ADA7posedge CLKA 000 251251251
ADA8posedge CLKA 000 251251251
ADA9posedge CLKA 000 251251251
ADB0posedge CLKB 000 496496496
ADB1posedge CLKB 000 496496496
ADB10posedge CLKB 000 496496496
ADB11posedge CLKB 000 496496496
ADB12posedge CLKB 000 496496496
ADB2posedge CLKB 000 496496496
ADB3posedge CLKB 000 496496496
ADB4posedge CLKB 000 496496496
ADB5posedge CLKB 000 496496496
ADB6posedge CLKB 000 496496496
ADB7posedge CLKB 000 496496496
ADB8posedge CLKB 000 496496496
ADB9posedge CLKB 000 496496496
CEAposedge CLKA 139139139 000
CEBposedge CLKB 102102102 000
CSA0posedge CLKA 334334334 000
CSA1posedge CLKA 334334334 000
CSA2posedge CLKA 334334334 000
CSB0posedge CLKB 000 636363
CSB1posedge CLKB 000 636363
CSB2posedge CLKB 000 636363
DIA0posedge CLKA 000 293293293
DIA1posedge CLKA 000 293293293
DIA2posedge CLKA 000 293293293
DIA3posedge CLKA 000 293293293
DIA4posedge CLKA 000 293293293
DIA5posedge CLKA 000 293293293
DIA6posedge CLKA 000 293293293
DIA7posedge CLKA 000 293293293
DIA8posedge CLKA 000 293293293
DIB0posedge CLKB 000 514514514
DIB1posedge CLKB 000 514514514
DIB2posedge CLKB 000 514514514
DIB3posedge CLKB 000 514514514
DIB4posedge CLKB 000 514514514
DIB5posedge CLKB 000 514514514
DIB6posedge CLKB 000 514514514
DIB7posedge CLKB 000 514514514
DIB8posedge CLKB 000 514514514
OCEAposedge CLKA 139139139 000
OCEBposedge CLKB 102102102 000
RSTAposedge CLKA 823823823 000
RSTBposedge CLKB 118118118 000
WEAposedge CLKA 326326326 000
WEBposedge CLKB 000 182182182

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 663866386638 757575
negedge CLKB 663866386638 757575
posedge CLKA 663866386638 757575
posedge CLKB 663866386638 757575

DP8KC:REGMODE_A=NOREG,REGMODE_B=OUTREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 964496449644 964496449644
CLKADOA1 964496449644 964496449644
CLKADOA2 964496449644 964496449644
CLKADOA3 964496449644 964496449644
CLKADOA4 964496449644 964496449644
CLKADOA5 964496449644 964496449644
CLKADOA6 964496449644 964496449644
CLKADOA7 964496449644 964496449644
CLKADOA8 964496449644 964496449644
CLKBDOB0 235223522352 235223522352
CLKBDOB1 235223522352 235223522352
CLKBDOB2 235223522352 235223522352
CLKBDOB3 235223522352 235223522352
CLKBDOB4 235223522352 235223522352
CLKBDOB5 235223522352 235223522352
CLKBDOB6 235223522352 235223522352
CLKBDOB7 235223522352 235223522352
CLKBDOB8 235223522352 235223522352

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 251251251
ADA1posedge CLKA 000 251251251
ADA10posedge CLKA 000 251251251
ADA11posedge CLKA 000 251251251
ADA12posedge CLKA 000 251251251
ADA2posedge CLKA 000 251251251
ADA3posedge CLKA 000 251251251
ADA4posedge CLKA 000 251251251
ADA5posedge CLKA 000 251251251
ADA6posedge CLKA 000 251251251
ADA7posedge CLKA 000 251251251
ADA8posedge CLKA 000 251251251
ADA9posedge CLKA 000 251251251
ADB0posedge CLKB 000 496496496
ADB1posedge CLKB 000 496496496
ADB10posedge CLKB 000 496496496
ADB11posedge CLKB 000 496496496
ADB12posedge CLKB 000 496496496
ADB2posedge CLKB 000 496496496
ADB3posedge CLKB 000 496496496
ADB4posedge CLKB 000 496496496
ADB5posedge CLKB 000 496496496
ADB6posedge CLKB 000 496496496
ADB7posedge CLKB 000 496496496
ADB8posedge CLKB 000 496496496
ADB9posedge CLKB 000 496496496
CEAposedge CLKA 139139139 000
CEBposedge CLKB 102102102 000
CSA0posedge CLKA 334334334 000
CSA1posedge CLKA 334334334 000
CSA2posedge CLKA 334334334 000
CSB0posedge CLKB 000 636363
CSB1posedge CLKB 000 636363
CSB2posedge CLKB 000 636363
DIA0posedge CLKA 000 293293293
DIA1posedge CLKA 000 293293293
DIA2posedge CLKA 000 293293293
DIA3posedge CLKA 000 293293293
DIA4posedge CLKA 000 293293293
DIA5posedge CLKA 000 293293293
DIA6posedge CLKA 000 293293293
DIA7posedge CLKA 000 293293293
DIA8posedge CLKA 000 293293293
DIB0posedge CLKB 000 514514514
DIB1posedge CLKB 000 514514514
DIB2posedge CLKB 000 514514514
DIB3posedge CLKB 000 514514514
DIB4posedge CLKB 000 514514514
DIB5posedge CLKB 000 514514514
DIB6posedge CLKB 000 514514514
DIB7posedge CLKB 000 514514514
DIB8posedge CLKB 000 514514514
OCEAposedge CLKA 139139139 000
OCEBposedge CLKB 102102102 000
RSTAposedge CLKA 823823823 000
RSTBposedge CLKB 118118118 000
WEAposedge CLKA 326326326 000
WEBposedge CLKB 000 182182182

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 663866386638 757575
negedge CLKB 663866386638 757575
posedge CLKA 663866386638 757575
posedge CLKB 663866386638 757575

DP8KC:REGMODE_A=OUTREG,REGMODE_B=NOREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 229522952295 229522952295
CLKADOA1 229522952295 229522952295
CLKADOA2 229522952295 229522952295
CLKADOA3 229522952295 229522952295
CLKADOA4 229522952295 229522952295
CLKADOA5 229522952295 229522952295
CLKADOA6 229522952295 229522952295
CLKADOA7 229522952295 229522952295
CLKADOA8 229522952295 229522952295
CLKBDOB0 102801028010280 102801028010280
CLKBDOB1 102801028010280 102801028010280
CLKBDOB2 102801028010280 102801028010280
CLKBDOB3 102801028010280 102801028010280
CLKBDOB4 102801028010280 102801028010280
CLKBDOB5 102801028010280 102801028010280
CLKBDOB6 102801028010280 102801028010280
CLKBDOB7 102801028010280 102801028010280
CLKBDOB8 102801028010280 102801028010280

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 251251251
ADA1posedge CLKA 000 251251251
ADA10posedge CLKA 000 251251251
ADA11posedge CLKA 000 251251251
ADA12posedge CLKA 000 251251251
ADA2posedge CLKA 000 251251251
ADA3posedge CLKA 000 251251251
ADA4posedge CLKA 000 251251251
ADA5posedge CLKA 000 251251251
ADA6posedge CLKA 000 251251251
ADA7posedge CLKA 000 251251251
ADA8posedge CLKA 000 251251251
ADA9posedge CLKA 000 251251251
ADB0posedge CLKB 000 496496496
ADB1posedge CLKB 000 496496496
ADB10posedge CLKB 000 496496496
ADB11posedge CLKB 000 496496496
ADB12posedge CLKB 000 496496496
ADB2posedge CLKB 000 496496496
ADB3posedge CLKB 000 496496496
ADB4posedge CLKB 000 496496496
ADB5posedge CLKB 000 496496496
ADB6posedge CLKB 000 496496496
ADB7posedge CLKB 000 496496496
ADB8posedge CLKB 000 496496496
ADB9posedge CLKB 000 496496496
CEAposedge CLKA 139139139 000
CEBposedge CLKB 102102102 000
CSA0posedge CLKA 334334334 000
CSA1posedge CLKA 334334334 000
CSA2posedge CLKA 334334334 000
CSB0posedge CLKB 000 636363
CSB1posedge CLKB 000 636363
CSB2posedge CLKB 000 636363
DIA0posedge CLKA 000 293293293
DIA1posedge CLKA 000 293293293
DIA2posedge CLKA 000 293293293
DIA3posedge CLKA 000 293293293
DIA4posedge CLKA 000 293293293
DIA5posedge CLKA 000 293293293
DIA6posedge CLKA 000 293293293
DIA7posedge CLKA 000 293293293
DIA8posedge CLKA 000 293293293
DIB0posedge CLKB 000 514514514
DIB1posedge CLKB 000 514514514
DIB2posedge CLKB 000 514514514
DIB3posedge CLKB 000 514514514
DIB4posedge CLKB 000 514514514
DIB5posedge CLKB 000 514514514
DIB6posedge CLKB 000 514514514
DIB7posedge CLKB 000 514514514
DIB8posedge CLKB 000 514514514
OCEAposedge CLKA 139139139 000
OCEBposedge CLKB 102102102 000
RSTAposedge CLKA 823823823 000
RSTBposedge CLKB 118118118 000
WEAposedge CLKA 326326326 000
WEBposedge CLKB 000 182182182

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 663866386638 757575
negedge CLKB 663866386638 757575
posedge CLKA 663866386638 757575
posedge CLKB 663866386638 757575

DP8KC:REGMODE_A=OUTREG,REGMODE_B=OUTREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 229522952295 229522952295
CLKADOA1 229522952295 229522952295
CLKADOA2 229522952295 229522952295
CLKADOA3 229522952295 229522952295
CLKADOA4 229522952295 229522952295
CLKADOA5 229522952295 229522952295
CLKADOA6 229522952295 229522952295
CLKADOA7 229522952295 229522952295
CLKADOA8 229522952295 229522952295
CLKBDOB0 235223522352 235223522352
CLKBDOB1 235223522352 235223522352
CLKBDOB2 235223522352 235223522352
CLKBDOB3 235223522352 235223522352
CLKBDOB4 235223522352 235223522352
CLKBDOB5 235223522352 235223522352
CLKBDOB6 235223522352 235223522352
CLKBDOB7 235223522352 235223522352
CLKBDOB8 235223522352 235223522352

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 251251251
ADA1posedge CLKA 000 251251251
ADA10posedge CLKA 000 251251251
ADA11posedge CLKA 000 251251251
ADA12posedge CLKA 000 251251251
ADA2posedge CLKA 000 251251251
ADA3posedge CLKA 000 251251251
ADA4posedge CLKA 000 251251251
ADA5posedge CLKA 000 251251251
ADA6posedge CLKA 000 251251251
ADA7posedge CLKA 000 251251251
ADA8posedge CLKA 000 251251251
ADA9posedge CLKA 000 251251251
ADB0posedge CLKB 000 496496496
ADB1posedge CLKB 000 496496496
ADB10posedge CLKB 000 496496496
ADB11posedge CLKB 000 496496496
ADB12posedge CLKB 000 496496496
ADB2posedge CLKB 000 496496496
ADB3posedge CLKB 000 496496496
ADB4posedge CLKB 000 496496496
ADB5posedge CLKB 000 496496496
ADB6posedge CLKB 000 496496496
ADB7posedge CLKB 000 496496496
ADB8posedge CLKB 000 496496496
ADB9posedge CLKB 000 496496496
CEAposedge CLKA 139139139 000
CEBposedge CLKB 102102102 000
CSA0posedge CLKA 334334334 000
CSA1posedge CLKA 334334334 000
CSA2posedge CLKA 334334334 000
CSB0posedge CLKB 000 636363
CSB1posedge CLKB 000 636363
CSB2posedge CLKB 000 636363
DIA0posedge CLKA 000 293293293
DIA1posedge CLKA 000 293293293
DIA2posedge CLKA 000 293293293
DIA3posedge CLKA 000 293293293
DIA4posedge CLKA 000 293293293
DIA5posedge CLKA 000 293293293
DIA6posedge CLKA 000 293293293
DIA7posedge CLKA 000 293293293
DIA8posedge CLKA 000 293293293
DIB0posedge CLKB 000 514514514
DIB1posedge CLKB 000 514514514
DIB2posedge CLKB 000 514514514
DIB3posedge CLKB 000 514514514
DIB4posedge CLKB 000 514514514
DIB5posedge CLKB 000 514514514
DIB6posedge CLKB 000 514514514
DIB7posedge CLKB 000 514514514
DIB8posedge CLKB 000 514514514
OCEAposedge CLKA 139139139 000
OCEBposedge CLKB 102102102 000
RSTAposedge CLKA 823823823 000
RSTBposedge CLKB 118118118 000
WEAposedge CLKA 326326326 000
WEBposedge CLKB 000 182182182

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 663866386638 757575
negedge CLKB 663866386638 757575
posedge CLKA 663866386638 757575
posedge CLKB 663866386638 757575

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=NORMAL

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 964496449644 964496449644
CLKADOA1 964496449644 964496449644
CLKADOA2 964496449644 964496449644
CLKADOA3 964496449644 964496449644
CLKADOA4 964496449644 964496449644
CLKADOA5 964496449644 964496449644
CLKADOA6 964496449644 964496449644
CLKADOA7 964496449644 964496449644
CLKADOA8 964496449644 964496449644
CLKBDOB0 102801028010280 102801028010280
CLKBDOB1 102801028010280 102801028010280
CLKBDOB2 102801028010280 102801028010280
CLKBDOB3 102801028010280 102801028010280
CLKBDOB4 102801028010280 102801028010280
CLKBDOB5 102801028010280 102801028010280
CLKBDOB6 102801028010280 102801028010280
CLKBDOB7 102801028010280 102801028010280
CLKBDOB8 102801028010280 102801028010280

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 251251251
ADA1posedge CLKA 000 251251251
ADA10posedge CLKA 000 251251251
ADA11posedge CLKA 000 251251251
ADA12posedge CLKA 000 251251251
ADA2posedge CLKA 000 251251251
ADA3posedge CLKA 000 251251251
ADA4posedge CLKA 000 251251251
ADA5posedge CLKA 000 251251251
ADA6posedge CLKA 000 251251251
ADA7posedge CLKA 000 251251251
ADA8posedge CLKA 000 251251251
ADA9posedge CLKA 000 251251251
ADB0posedge CLKB 000 496496496
ADB1posedge CLKB 000 496496496
ADB10posedge CLKB 000 496496496
ADB11posedge CLKB 000 496496496
ADB12posedge CLKB 000 496496496
ADB2posedge CLKB 000 496496496
ADB3posedge CLKB 000 496496496
ADB4posedge CLKB 000 496496496
ADB5posedge CLKB 000 496496496
ADB6posedge CLKB 000 496496496
ADB7posedge CLKB 000 496496496
ADB8posedge CLKB 000 496496496
ADB9posedge CLKB 000 496496496
CEAposedge CLKA 139139139 000
CEBposedge CLKB 102102102 000
CSA0posedge CLKA 334334334 000
CSA1posedge CLKA 334334334 000
CSA2posedge CLKA 334334334 000
CSB0posedge CLKB 000 636363
CSB1posedge CLKB 000 636363
CSB2posedge CLKB 000 636363
DIA0posedge CLKA 000 293293293
DIA1posedge CLKA 000 293293293
DIA2posedge CLKA 000 293293293
DIA3posedge CLKA 000 293293293
DIA4posedge CLKA 000 293293293
DIA5posedge CLKA 000 293293293
DIA6posedge CLKA 000 293293293
DIA7posedge CLKA 000 293293293
DIA8posedge CLKA 000 293293293
DIB0posedge CLKB 000 514514514
DIB1posedge CLKB 000 514514514
DIB2posedge CLKB 000 514514514
DIB3posedge CLKB 000 514514514
DIB4posedge CLKB 000 514514514
DIB5posedge CLKB 000 514514514
DIB6posedge CLKB 000 514514514
DIB7posedge CLKB 000 514514514
DIB8posedge CLKB 000 514514514
OCEAposedge CLKA 139139139 000
OCEBposedge CLKB 102102102 000
RSTAposedge CLKA 823823823 000
RSTBposedge CLKB 118118118 000
WEAposedge CLKA 326326326 000
WEBposedge CLKB 000 182182182

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 663866386638 757575
negedge CLKB 663866386638 757575
posedge CLKA 663866386638 757575
posedge CLKB 663866386638 757575

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=READBEFOREWRITE

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 964496449644 964496449644
CLKADOA1 964496449644 964496449644
CLKADOA2 964496449644 964496449644
CLKADOA3 964496449644 964496449644
CLKADOA4 964496449644 964496449644
CLKADOA5 964496449644 964496449644
CLKADOA6 964496449644 964496449644
CLKADOA7 964496449644 964496449644
CLKADOA8 964496449644 964496449644
CLKBDOB0 102901029010290 102901029010290
CLKBDOB1 102901029010290 102901029010290
CLKBDOB2 102901029010290 102901029010290
CLKBDOB3 102901029010290 102901029010290
CLKBDOB4 102901029010290 102901029010290
CLKBDOB5 102901029010290 102901029010290
CLKBDOB6 102901029010290 102901029010290
CLKBDOB7 102901029010290 102901029010290
CLKBDOB8 102901029010290 102901029010290

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 251251251
ADA1posedge CLKA 000 251251251
ADA10posedge CLKA 000 251251251
ADA11posedge CLKA 000 251251251
ADA12posedge CLKA 000 251251251
ADA2posedge CLKA 000 251251251
ADA3posedge CLKA 000 251251251
ADA4posedge CLKA 000 251251251
ADA5posedge CLKA 000 251251251
ADA6posedge CLKA 000 251251251
ADA7posedge CLKA 000 251251251
ADA8posedge CLKA 000 251251251
ADA9posedge CLKA 000 251251251
ADB0posedge CLKB 000 496496496
ADB1posedge CLKB 000 496496496
ADB10posedge CLKB 000 496496496
ADB11posedge CLKB 000 496496496
ADB12posedge CLKB 000 496496496
ADB2posedge CLKB 000 496496496
ADB3posedge CLKB 000 496496496
ADB4posedge CLKB 000 496496496
ADB5posedge CLKB 000 496496496
ADB6posedge CLKB 000 496496496
ADB7posedge CLKB 000 496496496
ADB8posedge CLKB 000 496496496
ADB9posedge CLKB 000 496496496
CEAposedge CLKA 139139139 000
CEBposedge CLKB 102102102 000
CSA0posedge CLKA 334334334 000
CSA1posedge CLKA 334334334 000
CSA2posedge CLKA 334334334 000
CSB0posedge CLKB 000 636363
CSB1posedge CLKB 000 636363
CSB2posedge CLKB 000 636363
DIA0posedge CLKA 000 293293293
DIA1posedge CLKA 000 293293293
DIA2posedge CLKA 000 293293293
DIA3posedge CLKA 000 293293293
DIA4posedge CLKA 000 293293293
DIA5posedge CLKA 000 293293293
DIA6posedge CLKA 000 293293293
DIA7posedge CLKA 000 293293293
DIA8posedge CLKA 000 293293293
DIB0posedge CLKB 000 514514514
DIB1posedge CLKB 000 514514514
DIB2posedge CLKB 000 514514514
DIB3posedge CLKB 000 514514514
DIB4posedge CLKB 000 514514514
DIB5posedge CLKB 000 514514514
DIB6posedge CLKB 000 514514514
DIB7posedge CLKB 000 514514514
DIB8posedge CLKB 000 514514514
OCEAposedge CLKA 139139139 000
OCEBposedge CLKB 102102102 000
RSTAposedge CLKA 823823823 000
RSTBposedge CLKB 118118118 000
WEAposedge CLKA 326326326 000
WEBposedge CLKB 000 182182182

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 663866386638 757575
negedge CLKB 100001000010000 505050
posedge CLKA 663866386638 757575
posedge CLKB 100001000010000 505050

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=WRITETHROUGH

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 964496449644 964496449644
CLKADOA1 964496449644 964496449644
CLKADOA2 964496449644 964496449644
CLKADOA3 964496449644 964496449644
CLKADOA4 964496449644 964496449644
CLKADOA5 964496449644 964496449644
CLKADOA6 964496449644 964496449644
CLKADOA7 964496449644 964496449644
CLKADOA8 964496449644 964496449644
CLKBDOB0 102801028010280 102801028010280
CLKBDOB1 102801028010280 102801028010280
CLKBDOB2 102801028010280 102801028010280
CLKBDOB3 102801028010280 102801028010280
CLKBDOB4 102801028010280 102801028010280
CLKBDOB5 102801028010280 102801028010280
CLKBDOB6 102801028010280 102801028010280
CLKBDOB7 102801028010280 102801028010280
CLKBDOB8 102801028010280 102801028010280

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 251251251
ADA1posedge CLKA 000 251251251
ADA10posedge CLKA 000 251251251
ADA11posedge CLKA 000 251251251
ADA12posedge CLKA 000 251251251
ADA2posedge CLKA 000 251251251
ADA3posedge CLKA 000 251251251
ADA4posedge CLKA 000 251251251
ADA5posedge CLKA 000 251251251
ADA6posedge CLKA 000 251251251
ADA7posedge CLKA 000 251251251
ADA8posedge CLKA 000 251251251
ADA9posedge CLKA 000 251251251
ADB0posedge CLKB 000 496496496
ADB1posedge CLKB 000 496496496
ADB10posedge CLKB 000 496496496
ADB11posedge CLKB 000 496496496
ADB12posedge CLKB 000 496496496
ADB2posedge CLKB 000 496496496
ADB3posedge CLKB 000 496496496
ADB4posedge CLKB 000 496496496
ADB5posedge CLKB 000 496496496
ADB6posedge CLKB 000 496496496
ADB7posedge CLKB 000 496496496
ADB8posedge CLKB 000 496496496
ADB9posedge CLKB 000 496496496
CEAposedge CLKA 139139139 000
CEBposedge CLKB 102102102 000
CSA0posedge CLKA 334334334 000
CSA1posedge CLKA 334334334 000
CSA2posedge CLKA 334334334 000
CSB0posedge CLKB 000 636363
CSB1posedge CLKB 000 636363
CSB2posedge CLKB 000 636363
DIA0posedge CLKA 000 293293293
DIA1posedge CLKA 000 293293293
DIA2posedge CLKA 000 293293293
DIA3posedge CLKA 000 293293293
DIA4posedge CLKA 000 293293293
DIA5posedge CLKA 000 293293293
DIA6posedge CLKA 000 293293293
DIA7posedge CLKA 000 293293293
DIA8posedge CLKA 000 293293293
DIB0posedge CLKB 000 514514514
DIB1posedge CLKB 000 514514514
DIB2posedge CLKB 000 514514514
DIB3posedge CLKB 000 514514514
DIB4posedge CLKB 000 514514514
DIB5posedge CLKB 000 514514514
DIB6posedge CLKB 000 514514514
DIB7posedge CLKB 000 514514514
DIB8posedge CLKB 000 514514514
OCEAposedge CLKA 139139139 000
OCEBposedge CLKB 102102102 000
RSTAposedge CLKA 823823823 000
RSTBposedge CLKB 118118118 000
WEAposedge CLKA 326326326 000
WEBposedge CLKB 000 182182182

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 663866386638 757575
negedge CLKB 663866386638 757575
posedge CLKA 663866386638 757575
posedge CLKB 663866386638 757575

PIO:IOTYPE=LVCMOS12

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 149816741850 149816741850
PADDOPAD 764877857922 764877857922
PADDTPAD 5248906912890 5248906912890

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 550055005500 919191
posedge PAD 550055005500 919191

PIO:IOTYPE=LVCMOS15

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 258526202655 258526202655
PADDOPAD 487150245177 487150245177
PADDTPAD 357357257877 357357257877

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS18

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 203820632088 203820632088
PADDOPAD 374139104079 374139104079
PADDTPAD 310244435784 310244435784

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS25

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 150415601616 150415601616
PADDOPAD 322233353448 322233353448
PADDTPAD 257837084839 257837084839

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS33

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 124713161385 124713161385
PADDOPAD 260127042807 260127042807
PADDTPAD 263835134388 263835134388

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVDS

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 279528002806 279528002806
PADDTPAD 310842525396 310842525396

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL15_I

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 279528002806 279528002806
PADDTPAD 310842525396 310842525396

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL15_II

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 279528002806 279528002806
PADDTPAD 310842525396 310842525396

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL18_I

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 160416491694 160416491694
PADDOPAD 309632933491 309632933491
PADDTPAD 375447905827 375447905827

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL18_II

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 279528002806 279528002806
PADDTPAD 310842525396 310842525396

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

SLICE

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
A0F0 741832923 741832923
A0F1 144816211795 144816211795
A0FCO 166818662064 166818662064
A0OFX0 110512321359 110512321359
A1F1 741832923 741832923
A1FCO 144816211795 144816211795
A1OFX0 110512321359 110512321359
B0F0 741832923 741832923
B0F1 144816211795 144816211795
B0FCO 166818662064 166818662064
B0OFX0 110512321359 110512321359
B1F1 741832923 741832923
B1FCO 144816211795 144816211795
B1OFX0 110512321359 110512321359
C0F0 741832923 741832923
C0F1 144816211795 144816211795
C0FCO 166818662064 166818662064
C0OFX0 110512321359 110512321359
C1F1 741832923 741832923
C1FCO 144816211795 144816211795
C1OFX0 110512321359 110512321359
CLKQ0 840897955 840897955
CLKQ1 840897955 840897955
D0F0 741832923 741832923
D0F1 144816211795 144816211795
D0FCO 166818662064 166818662064
D0OFX0 110512321359 110512321359
D1F1 741832923 741832923
D1FCO 144816211795 144816211795
D1OFX0 110512321359 110512321359
FCIF0 95510681181 95510681181
FCIF1 104711721298 104711721298
FCIFCO 262289317 262289317
FXAOFX1 381429478 381429478
FXBOFX1 381429478 381429478
LSRQ0 167218682064 167218682064
M0OFX0 633672712 633672712
M1OFX1 633672712 633672712
WCKF0 224924752702 224924752702
WCKF1 224924752702 224924752702

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
CEnegedge CLK 498558619 000
CEposedge CLK 461515570 000
DI0negedge CLK 375403432 000
DI0posedge CLK 375403432 000
DI1posedge CLK 375403432 000
LSRnegedge CLK 542631720 000
LSRposedge CLK 527616705 000
LSRposedge CLK 148014801480 000
M0posedge CLK 575688802 000
M1negedge CLK 575688802 000
M1posedge CLK 575688802 000
WAD0posedge WCK 000 90310141126
WAD1posedge WCK 000 90310141126
WAD2posedge WCK 000 90310141126
WAD3posedge WCK 000 90310141126
WD0posedge WCK 000 100010931186
WD1posedge WCK 000 100010931186
WREposedge WCK 486072 000

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLK 200020002000 250250250
negedge LSR 600060006000 838383
negedge WCK 200020002000 250250250
posedge CLK 200020002000 250250250
posedge LSR 600060006000 838383
posedge WCK 200020002000 250250250