MachXO2 Speed Grade -3 Cell Timings

Contents


DP8KC:REGMODE_A=NOREG,REGMODE_B=NOREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 799579957995 799579957995
CLKADOA1 799579957995 799579957995
CLKADOA2 799579957995 799579957995
CLKADOA3 799579957995 799579957995
CLKADOA4 799579957995 799579957995
CLKADOA5 799579957995 799579957995
CLKADOA6 799579957995 799579957995
CLKADOA7 799579957995 799579957995
CLKADOA8 799579957995 799579957995
CLKBDOB0 850685068506 850685068506
CLKBDOB1 850685068506 850685068506
CLKBDOB2 850685068506 850685068506
CLKBDOB3 850685068506 850685068506
CLKBDOB4 850685068506 850685068506
CLKBDOB5 850685068506 850685068506
CLKBDOB6 850685068506 850685068506
CLKBDOB7 850685068506 850685068506
CLKBDOB8 850685068506 850685068506

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 207207207
ADA1posedge CLKA 000 207207207
ADA10posedge CLKA 000 207207207
ADA11posedge CLKA 000 207207207
ADA12posedge CLKA 000 207207207
ADA2posedge CLKA 000 207207207
ADA3posedge CLKA 000 207207207
ADA4posedge CLKA 000 207207207
ADA5posedge CLKA 000 207207207
ADA6posedge CLKA 000 207207207
ADA7posedge CLKA 000 207207207
ADA8posedge CLKA 000 207207207
ADA9posedge CLKA 000 207207207
ADB0posedge CLKB 000 411411411
ADB1posedge CLKB 000 411411411
ADB10posedge CLKB 000 411411411
ADB11posedge CLKB 000 411411411
ADB12posedge CLKB 000 411411411
ADB2posedge CLKB 000 411411411
ADB3posedge CLKB 000 411411411
ADB4posedge CLKB 000 411411411
ADB5posedge CLKB 000 411411411
ADB6posedge CLKB 000 411411411
ADB7posedge CLKB 000 411411411
ADB8posedge CLKB 000 411411411
ADB9posedge CLKB 000 411411411
CEAposedge CLKA 133133133 000
CEBposedge CLKB 100100100 000
CSA0posedge CLKA 297297297 000
CSA1posedge CLKA 297297297 000
CSA2posedge CLKA 297297297 000
CSB0posedge CLKB 000 323232
CSB1posedge CLKB 000 323232
CSB2posedge CLKB 000 323232
DIA0posedge CLKA 000 245245245
DIA1posedge CLKA 000 245245245
DIA2posedge CLKA 000 245245245
DIA3posedge CLKA 000 245245245
DIA4posedge CLKA 000 245245245
DIA5posedge CLKA 000 245245245
DIA6posedge CLKA 000 245245245
DIA7posedge CLKA 000 245245245
DIA8posedge CLKA 000 245245245
DIB0posedge CLKB 000 422422422
DIB1posedge CLKB 000 422422422
DIB2posedge CLKB 000 422422422
DIB3posedge CLKB 000 422422422
DIB4posedge CLKB 000 422422422
DIB5posedge CLKB 000 422422422
DIB6posedge CLKB 000 422422422
DIB7posedge CLKB 000 422422422
DIB8posedge CLKB 000 422422422
OCEAposedge CLKA 133133133 000
OCEBposedge CLKB 100100100 000
RSTAposedge CLKA 684684684 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 266266266 000
WEBposedge CLKB 000 129129129

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 555555555555 909090
negedge CLKB 555555555555 909090
posedge CLKA 555555555555 909090
posedge CLKB 555555555555 909090

DP8KC:REGMODE_A=NOREG,REGMODE_B=OUTREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 799579957995 799579957995
CLKADOA1 799579957995 799579957995
CLKADOA2 799579957995 799579957995
CLKADOA3 799579957995 799579957995
CLKADOA4 799579957995 799579957995
CLKADOA5 799579957995 799579957995
CLKADOA6 799579957995 799579957995
CLKADOA7 799579957995 799579957995
CLKADOA8 799579957995 799579957995
CLKBDOB0 195019501950 195019501950
CLKBDOB1 195019501950 195019501950
CLKBDOB2 195019501950 195019501950
CLKBDOB3 195019501950 195019501950
CLKBDOB4 195019501950 195019501950
CLKBDOB5 195019501950 195019501950
CLKBDOB6 195019501950 195019501950
CLKBDOB7 195019501950 195019501950
CLKBDOB8 195019501950 195019501950

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 207207207
ADA1posedge CLKA 000 207207207
ADA10posedge CLKA 000 207207207
ADA11posedge CLKA 000 207207207
ADA12posedge CLKA 000 207207207
ADA2posedge CLKA 000 207207207
ADA3posedge CLKA 000 207207207
ADA4posedge CLKA 000 207207207
ADA5posedge CLKA 000 207207207
ADA6posedge CLKA 000 207207207
ADA7posedge CLKA 000 207207207
ADA8posedge CLKA 000 207207207
ADA9posedge CLKA 000 207207207
ADB0posedge CLKB 000 411411411
ADB1posedge CLKB 000 411411411
ADB10posedge CLKB 000 411411411
ADB11posedge CLKB 000 411411411
ADB12posedge CLKB 000 411411411
ADB2posedge CLKB 000 411411411
ADB3posedge CLKB 000 411411411
ADB4posedge CLKB 000 411411411
ADB5posedge CLKB 000 411411411
ADB6posedge CLKB 000 411411411
ADB7posedge CLKB 000 411411411
ADB8posedge CLKB 000 411411411
ADB9posedge CLKB 000 411411411
CEAposedge CLKA 133133133 000
CEBposedge CLKB 100100100 000
CSA0posedge CLKA 297297297 000
CSA1posedge CLKA 297297297 000
CSA2posedge CLKA 297297297 000
CSB0posedge CLKB 000 323232
CSB1posedge CLKB 000 323232
CSB2posedge CLKB 000 323232
DIA0posedge CLKA 000 245245245
DIA1posedge CLKA 000 245245245
DIA2posedge CLKA 000 245245245
DIA3posedge CLKA 000 245245245
DIA4posedge CLKA 000 245245245
DIA5posedge CLKA 000 245245245
DIA6posedge CLKA 000 245245245
DIA7posedge CLKA 000 245245245
DIA8posedge CLKA 000 245245245
DIB0posedge CLKB 000 422422422
DIB1posedge CLKB 000 422422422
DIB2posedge CLKB 000 422422422
DIB3posedge CLKB 000 422422422
DIB4posedge CLKB 000 422422422
DIB5posedge CLKB 000 422422422
DIB6posedge CLKB 000 422422422
DIB7posedge CLKB 000 422422422
DIB8posedge CLKB 000 422422422
OCEAposedge CLKA 133133133 000
OCEBposedge CLKB 100100100 000
RSTAposedge CLKA 684684684 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 266266266 000
WEBposedge CLKB 000 129129129

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 555555555555 909090
negedge CLKB 555555555555 909090
posedge CLKA 555555555555 909090
posedge CLKB 555555555555 909090

DP8KC:REGMODE_A=OUTREG,REGMODE_B=NOREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 190019001900 190019001900
CLKADOA1 190019001900 190019001900
CLKADOA2 190019001900 190019001900
CLKADOA3 190019001900 190019001900
CLKADOA4 190019001900 190019001900
CLKADOA5 190019001900 190019001900
CLKADOA6 190019001900 190019001900
CLKADOA7 190019001900 190019001900
CLKADOA8 190019001900 190019001900
CLKBDOB0 850685068506 850685068506
CLKBDOB1 850685068506 850685068506
CLKBDOB2 850685068506 850685068506
CLKBDOB3 850685068506 850685068506
CLKBDOB4 850685068506 850685068506
CLKBDOB5 850685068506 850685068506
CLKBDOB6 850685068506 850685068506
CLKBDOB7 850685068506 850685068506
CLKBDOB8 850685068506 850685068506

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 207207207
ADA1posedge CLKA 000 207207207
ADA10posedge CLKA 000 207207207
ADA11posedge CLKA 000 207207207
ADA12posedge CLKA 000 207207207
ADA2posedge CLKA 000 207207207
ADA3posedge CLKA 000 207207207
ADA4posedge CLKA 000 207207207
ADA5posedge CLKA 000 207207207
ADA6posedge CLKA 000 207207207
ADA7posedge CLKA 000 207207207
ADA8posedge CLKA 000 207207207
ADA9posedge CLKA 000 207207207
ADB0posedge CLKB 000 411411411
ADB1posedge CLKB 000 411411411
ADB10posedge CLKB 000 411411411
ADB11posedge CLKB 000 411411411
ADB12posedge CLKB 000 411411411
ADB2posedge CLKB 000 411411411
ADB3posedge CLKB 000 411411411
ADB4posedge CLKB 000 411411411
ADB5posedge CLKB 000 411411411
ADB6posedge CLKB 000 411411411
ADB7posedge CLKB 000 411411411
ADB8posedge CLKB 000 411411411
ADB9posedge CLKB 000 411411411
CEAposedge CLKA 133133133 000
CEBposedge CLKB 100100100 000
CSA0posedge CLKA 297297297 000
CSA1posedge CLKA 297297297 000
CSA2posedge CLKA 297297297 000
CSB0posedge CLKB 000 323232
CSB1posedge CLKB 000 323232
CSB2posedge CLKB 000 323232
DIA0posedge CLKA 000 245245245
DIA1posedge CLKA 000 245245245
DIA2posedge CLKA 000 245245245
DIA3posedge CLKA 000 245245245
DIA4posedge CLKA 000 245245245
DIA5posedge CLKA 000 245245245
DIA6posedge CLKA 000 245245245
DIA7posedge CLKA 000 245245245
DIA8posedge CLKA 000 245245245
DIB0posedge CLKB 000 422422422
DIB1posedge CLKB 000 422422422
DIB2posedge CLKB 000 422422422
DIB3posedge CLKB 000 422422422
DIB4posedge CLKB 000 422422422
DIB5posedge CLKB 000 422422422
DIB6posedge CLKB 000 422422422
DIB7posedge CLKB 000 422422422
DIB8posedge CLKB 000 422422422
OCEAposedge CLKA 133133133 000
OCEBposedge CLKB 100100100 000
RSTAposedge CLKA 684684684 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 266266266 000
WEBposedge CLKB 000 129129129

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 555555555555 909090
negedge CLKB 555555555555 909090
posedge CLKA 555555555555 909090
posedge CLKB 555555555555 909090

DP8KC:REGMODE_A=OUTREG,REGMODE_B=OUTREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 190019001900 190019001900
CLKADOA1 190019001900 190019001900
CLKADOA2 190019001900 190019001900
CLKADOA3 190019001900 190019001900
CLKADOA4 190019001900 190019001900
CLKADOA5 190019001900 190019001900
CLKADOA6 190019001900 190019001900
CLKADOA7 190019001900 190019001900
CLKADOA8 190019001900 190019001900
CLKBDOB0 195019501950 195019501950
CLKBDOB1 195019501950 195019501950
CLKBDOB2 195019501950 195019501950
CLKBDOB3 195019501950 195019501950
CLKBDOB4 195019501950 195019501950
CLKBDOB5 195019501950 195019501950
CLKBDOB6 195019501950 195019501950
CLKBDOB7 195019501950 195019501950
CLKBDOB8 195019501950 195019501950

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 207207207
ADA1posedge CLKA 000 207207207
ADA10posedge CLKA 000 207207207
ADA11posedge CLKA 000 207207207
ADA12posedge CLKA 000 207207207
ADA2posedge CLKA 000 207207207
ADA3posedge CLKA 000 207207207
ADA4posedge CLKA 000 207207207
ADA5posedge CLKA 000 207207207
ADA6posedge CLKA 000 207207207
ADA7posedge CLKA 000 207207207
ADA8posedge CLKA 000 207207207
ADA9posedge CLKA 000 207207207
ADB0posedge CLKB 000 411411411
ADB1posedge CLKB 000 411411411
ADB10posedge CLKB 000 411411411
ADB11posedge CLKB 000 411411411
ADB12posedge CLKB 000 411411411
ADB2posedge CLKB 000 411411411
ADB3posedge CLKB 000 411411411
ADB4posedge CLKB 000 411411411
ADB5posedge CLKB 000 411411411
ADB6posedge CLKB 000 411411411
ADB7posedge CLKB 000 411411411
ADB8posedge CLKB 000 411411411
ADB9posedge CLKB 000 411411411
CEAposedge CLKA 133133133 000
CEBposedge CLKB 100100100 000
CSA0posedge CLKA 297297297 000
CSA1posedge CLKA 297297297 000
CSA2posedge CLKA 297297297 000
CSB0posedge CLKB 000 323232
CSB1posedge CLKB 000 323232
CSB2posedge CLKB 000 323232
DIA0posedge CLKA 000 245245245
DIA1posedge CLKA 000 245245245
DIA2posedge CLKA 000 245245245
DIA3posedge CLKA 000 245245245
DIA4posedge CLKA 000 245245245
DIA5posedge CLKA 000 245245245
DIA6posedge CLKA 000 245245245
DIA7posedge CLKA 000 245245245
DIA8posedge CLKA 000 245245245
DIB0posedge CLKB 000 422422422
DIB1posedge CLKB 000 422422422
DIB2posedge CLKB 000 422422422
DIB3posedge CLKB 000 422422422
DIB4posedge CLKB 000 422422422
DIB5posedge CLKB 000 422422422
DIB6posedge CLKB 000 422422422
DIB7posedge CLKB 000 422422422
DIB8posedge CLKB 000 422422422
OCEAposedge CLKA 133133133 000
OCEBposedge CLKB 100100100 000
RSTAposedge CLKA 684684684 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 266266266 000
WEBposedge CLKB 000 129129129

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 555555555555 909090
negedge CLKB 555555555555 909090
posedge CLKA 555555555555 909090
posedge CLKB 555555555555 909090

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=NORMAL

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 799579957995 799579957995
CLKADOA1 799579957995 799579957995
CLKADOA2 799579957995 799579957995
CLKADOA3 799579957995 799579957995
CLKADOA4 799579957995 799579957995
CLKADOA5 799579957995 799579957995
CLKADOA6 799579957995 799579957995
CLKADOA7 799579957995 799579957995
CLKADOA8 799579957995 799579957995
CLKBDOB0 850685068506 850685068506
CLKBDOB1 850685068506 850685068506
CLKBDOB2 850685068506 850685068506
CLKBDOB3 850685068506 850685068506
CLKBDOB4 850685068506 850685068506
CLKBDOB5 850685068506 850685068506
CLKBDOB6 850685068506 850685068506
CLKBDOB7 850685068506 850685068506
CLKBDOB8 850685068506 850685068506

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 207207207
ADA1posedge CLKA 000 207207207
ADA10posedge CLKA 000 207207207
ADA11posedge CLKA 000 207207207
ADA12posedge CLKA 000 207207207
ADA2posedge CLKA 000 207207207
ADA3posedge CLKA 000 207207207
ADA4posedge CLKA 000 207207207
ADA5posedge CLKA 000 207207207
ADA6posedge CLKA 000 207207207
ADA7posedge CLKA 000 207207207
ADA8posedge CLKA 000 207207207
ADA9posedge CLKA 000 207207207
ADB0posedge CLKB 000 411411411
ADB1posedge CLKB 000 411411411
ADB10posedge CLKB 000 411411411
ADB11posedge CLKB 000 411411411
ADB12posedge CLKB 000 411411411
ADB2posedge CLKB 000 411411411
ADB3posedge CLKB 000 411411411
ADB4posedge CLKB 000 411411411
ADB5posedge CLKB 000 411411411
ADB6posedge CLKB 000 411411411
ADB7posedge CLKB 000 411411411
ADB8posedge CLKB 000 411411411
ADB9posedge CLKB 000 411411411
CEAposedge CLKA 133133133 000
CEBposedge CLKB 100100100 000
CSA0posedge CLKA 297297297 000
CSA1posedge CLKA 297297297 000
CSA2posedge CLKA 297297297 000
CSB0posedge CLKB 000 323232
CSB1posedge CLKB 000 323232
CSB2posedge CLKB 000 323232
DIA0posedge CLKA 000 245245245
DIA1posedge CLKA 000 245245245
DIA2posedge CLKA 000 245245245
DIA3posedge CLKA 000 245245245
DIA4posedge CLKA 000 245245245
DIA5posedge CLKA 000 245245245
DIA6posedge CLKA 000 245245245
DIA7posedge CLKA 000 245245245
DIA8posedge CLKA 000 245245245
DIB0posedge CLKB 000 422422422
DIB1posedge CLKB 000 422422422
DIB2posedge CLKB 000 422422422
DIB3posedge CLKB 000 422422422
DIB4posedge CLKB 000 422422422
DIB5posedge CLKB 000 422422422
DIB6posedge CLKB 000 422422422
DIB7posedge CLKB 000 422422422
DIB8posedge CLKB 000 422422422
OCEAposedge CLKA 133133133 000
OCEBposedge CLKB 100100100 000
RSTAposedge CLKA 684684684 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 266266266 000
WEBposedge CLKB 000 129129129

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 555555555555 909090
negedge CLKB 555555555555 909090
posedge CLKA 555555555555 909090
posedge CLKB 555555555555 909090

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=READBEFOREWRITE

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 799579957995 799579957995
CLKADOA1 799579957995 799579957995
CLKADOA2 799579957995 799579957995
CLKADOA3 799579957995 799579957995
CLKADOA4 799579957995 799579957995
CLKADOA5 799579957995 799579957995
CLKADOA6 799579957995 799579957995
CLKADOA7 799579957995 799579957995
CLKADOA8 799579957995 799579957995
CLKBDOB0 851285128512 851285128512
CLKBDOB1 851285128512 851285128512
CLKBDOB2 851285128512 851285128512
CLKBDOB3 851285128512 851285128512
CLKBDOB4 851285128512 851285128512
CLKBDOB5 851285128512 851285128512
CLKBDOB6 851285128512 851285128512
CLKBDOB7 851285128512 851285128512
CLKBDOB8 851285128512 851285128512

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 207207207
ADA1posedge CLKA 000 207207207
ADA10posedge CLKA 000 207207207
ADA11posedge CLKA 000 207207207
ADA12posedge CLKA 000 207207207
ADA2posedge CLKA 000 207207207
ADA3posedge CLKA 000 207207207
ADA4posedge CLKA 000 207207207
ADA5posedge CLKA 000 207207207
ADA6posedge CLKA 000 207207207
ADA7posedge CLKA 000 207207207
ADA8posedge CLKA 000 207207207
ADA9posedge CLKA 000 207207207
ADB0posedge CLKB 000 411411411
ADB1posedge CLKB 000 411411411
ADB10posedge CLKB 000 411411411
ADB11posedge CLKB 000 411411411
ADB12posedge CLKB 000 411411411
ADB2posedge CLKB 000 411411411
ADB3posedge CLKB 000 411411411
ADB4posedge CLKB 000 411411411
ADB5posedge CLKB 000 411411411
ADB6posedge CLKB 000 411411411
ADB7posedge CLKB 000 411411411
ADB8posedge CLKB 000 411411411
ADB9posedge CLKB 000 411411411
CEAposedge CLKA 133133133 000
CEBposedge CLKB 100100100 000
CSA0posedge CLKA 297297297 000
CSA1posedge CLKA 297297297 000
CSA2posedge CLKA 297297297 000
CSB0posedge CLKB 000 323232
CSB1posedge CLKB 000 323232
CSB2posedge CLKB 000 323232
DIA0posedge CLKA 000 245245245
DIA1posedge CLKA 000 245245245
DIA2posedge CLKA 000 245245245
DIA3posedge CLKA 000 245245245
DIA4posedge CLKA 000 245245245
DIA5posedge CLKA 000 245245245
DIA6posedge CLKA 000 245245245
DIA7posedge CLKA 000 245245245
DIA8posedge CLKA 000 245245245
DIB0posedge CLKB 000 422422422
DIB1posedge CLKB 000 422422422
DIB2posedge CLKB 000 422422422
DIB3posedge CLKB 000 422422422
DIB4posedge CLKB 000 422422422
DIB5posedge CLKB 000 422422422
DIB6posedge CLKB 000 422422422
DIB7posedge CLKB 000 422422422
DIB8posedge CLKB 000 422422422
OCEAposedge CLKA 133133133 000
OCEBposedge CLKB 100100100 000
RSTAposedge CLKA 684684684 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 266266266 000
WEBposedge CLKB 000 129129129

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 555555555555 909090
negedge CLKB 833483348334 606060
posedge CLKA 555555555555 909090
posedge CLKB 833483348334 606060

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=WRITETHROUGH

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 799579957995 799579957995
CLKADOA1 799579957995 799579957995
CLKADOA2 799579957995 799579957995
CLKADOA3 799579957995 799579957995
CLKADOA4 799579957995 799579957995
CLKADOA5 799579957995 799579957995
CLKADOA6 799579957995 799579957995
CLKADOA7 799579957995 799579957995
CLKADOA8 799579957995 799579957995
CLKBDOB0 851385138513 851385138513
CLKBDOB1 851385138513 851385138513
CLKBDOB2 851385138513 851385138513
CLKBDOB3 851385138513 851385138513
CLKBDOB4 851385138513 851385138513
CLKBDOB5 851385138513 851385138513
CLKBDOB6 851385138513 851385138513
CLKBDOB7 851385138513 851385138513
CLKBDOB8 851385138513 851385138513

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 207207207
ADA1posedge CLKA 000 207207207
ADA10posedge CLKA 000 207207207
ADA11posedge CLKA 000 207207207
ADA12posedge CLKA 000 207207207
ADA2posedge CLKA 000 207207207
ADA3posedge CLKA 000 207207207
ADA4posedge CLKA 000 207207207
ADA5posedge CLKA 000 207207207
ADA6posedge CLKA 000 207207207
ADA7posedge CLKA 000 207207207
ADA8posedge CLKA 000 207207207
ADA9posedge CLKA 000 207207207
ADB0posedge CLKB 000 411411411
ADB1posedge CLKB 000 411411411
ADB10posedge CLKB 000 411411411
ADB11posedge CLKB 000 411411411
ADB12posedge CLKB 000 411411411
ADB2posedge CLKB 000 411411411
ADB3posedge CLKB 000 411411411
ADB4posedge CLKB 000 411411411
ADB5posedge CLKB 000 411411411
ADB6posedge CLKB 000 411411411
ADB7posedge CLKB 000 411411411
ADB8posedge CLKB 000 411411411
ADB9posedge CLKB 000 411411411
CEAposedge CLKA 133133133 000
CEBposedge CLKB 100100100 000
CSA0posedge CLKA 297297297 000
CSA1posedge CLKA 297297297 000
CSA2posedge CLKA 297297297 000
CSB0posedge CLKB 000 323232
CSB1posedge CLKB 000 323232
CSB2posedge CLKB 000 323232
DIA0posedge CLKA 000 245245245
DIA1posedge CLKA 000 245245245
DIA2posedge CLKA 000 245245245
DIA3posedge CLKA 000 245245245
DIA4posedge CLKA 000 245245245
DIA5posedge CLKA 000 245245245
DIA6posedge CLKA 000 245245245
DIA7posedge CLKA 000 245245245
DIA8posedge CLKA 000 245245245
DIB0posedge CLKB 000 422422422
DIB1posedge CLKB 000 422422422
DIB2posedge CLKB 000 422422422
DIB3posedge CLKB 000 422422422
DIB4posedge CLKB 000 422422422
DIB5posedge CLKB 000 422422422
DIB6posedge CLKB 000 422422422
DIB7posedge CLKB 000 422422422
DIB8posedge CLKB 000 422422422
OCEAposedge CLKA 133133133 000
OCEBposedge CLKB 100100100 000
RSTAposedge CLKA 684684684 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 266266266 000
WEBposedge CLKB 000 129129129

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 555555555555 909090
negedge CLKB 555555555555 909090
posedge CLKA 555555555555 909090
posedge CLKB 555555555555 909090

PIO:IOTYPE=LVCMOS12

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 149816741850 149816741850
PADDOPAD 764877857922 764877857922
PADDTPAD 5248906912890 5248906912890

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 550055005500 919191
posedge PAD 550055005500 919191

PIO:IOTYPE=LVCMOS15

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 258526202655 258526202655
PADDOPAD 487150245177 487150245177
PADDTPAD 357357257877 357357257877

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS18

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 203820632088 203820632088
PADDOPAD 374139104079 374139104079
PADDTPAD 310244435784 310244435784

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS25

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 150415601616 150415601616
PADDOPAD 322233353448 322233353448
PADDTPAD 257837084839 257837084839

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS33

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 124713161385 124713161385
PADDOPAD 260127042807 260127042807
PADDTPAD 263835134388 263835134388

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVDS

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 279528002806 279528002806
PADDTPAD 310842525396 310842525396

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL15_I

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 279528002806 279528002806
PADDTPAD 310842525396 310842525396

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL15_II

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 279528002806 279528002806
PADDTPAD 310842525396 310842525396

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL18_I

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 160416491694 160416491694
PADDOPAD 309632933491 309632933491
PADDTPAD 375447905827 375447905827

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL18_II

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 279528002806 279528002806
PADDTPAD 310842525396 310842525396

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

SLICE

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
A0F0 620697774 620697774
A0F1 118713291471 118713291471
A0FCO 136715291692 136715291692
A0OFX0 92410371151 92410371151
A1F1 620697774 620697774
A1FCO 118713291471 118713291471
A1OFX0 92410371151 92410371151
B0F0 620697774 620697774
B0F1 118713291471 118713291471
B0FCO 136715291692 136715291692
B0OFX0 92410371151 92410371151
B1F1 620697774 620697774
B1FCO 118713291471 118713291471
B1OFX0 92410371151 92410371151
C0F0 620697774 620697774
C0F1 118713291471 118713291471
C0FCO 136715291692 136715291692
C0OFX0 92410371151 92410371151
C1F1 620697774 620697774
C1FCO 118713291471 118713291471
C1OFX0 92410371151 92410371151
CLKQ0 703752801 703752801
CLKQ1 703752801 703752801
D0F0 620697774 620697774
D0F1 118713291471 118713291471
D0FCO 136715291692 136715291692
D0OFX0 92410371151 92410371151
D1F1 620697774 620697774
D1FCO 118713291471 118713291471
D1OFX0 92410371151 92410371151
FCIF0 783875968 783875968
FCIF1 8589611064 8589611064
FCIFCO 218239260 218239260
FXAOFX1 316363410 316363410
FXBOFX1 316363410 316363410
LSRQ0 140515691734 140515691734
M0OFX0 531563595 531563595
M1OFX1 531563595 531563595
WCKF0 186620592252 186620592252
WCKF1 186620592252 186620592252

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
CEnegedge CLK 408457507 000
CEposedge CLK 378422467 000
DI0negedge CLK 309333358 000
DI0posedge CLK 309333358 000
DI1posedge CLK 309333358 000
LSRnegedge CLK 98711051223 000
LSRposedge CLK 97010861202 000
LSRposedge CLK 121312131213 000
M0posedge CLK 473558644 000
M1negedge CLK 473558644 000
M1posedge CLK 473558644 000
WAD0posedge WCK 000 787862937
WAD1posedge WCK 000 787862937
WAD2posedge WCK 000 787862937
WAD3posedge WCK 000 787862937
WD0posedge WCK 000 837904972
WD1posedge WCK 000 837904972
WREposedge WCK 466482 000

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLK 125012501250 400400400
negedge LSR 400040004000 125125125
negedge WCK 125012501250 400400400
posedge CLK 125012501250 400400400
posedge LSR 400040004000 125125125
posedge WCK 125012501250 400400400