MachXO2 Speed Grade -5 Cell Timings

Contents


DP8KC:REGMODE_A=NOREG,REGMODE_B=NOREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 451845184518 451845184518
CLKADOA1 451845184518 451845184518
CLKADOA2 451845184518 451845184518
CLKADOA3 451845184518 451845184518
CLKADOA4 451845184518 451845184518
CLKADOA5 451845184518 451845184518
CLKADOA6 451845184518 451845184518
CLKADOA7 451845184518 451845184518
CLKADOA8 451845184518 451845184518
CLKBDOB0 473947394739 473947394739
CLKBDOB1 473947394739 473947394739
CLKBDOB2 473947394739 473947394739
CLKBDOB3 473947394739 473947394739
CLKBDOB4 473947394739 473947394739
CLKBDOB5 473947394739 473947394739
CLKBDOB6 473947394739 473947394739
CLKBDOB7 473947394739 473947394739
CLKBDOB8 473947394739 473947394739

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 777777
ADA1posedge CLKA 000 777777
ADA10posedge CLKA 000 777777
ADA11posedge CLKA 000 777777
ADA12posedge CLKA 000 777777
ADA2posedge CLKA 000 777777
ADA3posedge CLKA 000 777777
ADA4posedge CLKA 000 777777
ADA5posedge CLKA 000 777777
ADA6posedge CLKA 000 777777
ADA7posedge CLKA 000 777777
ADA8posedge CLKA 000 777777
ADA9posedge CLKA 000 777777
ADB0posedge CLKB 000 169169169
ADB1posedge CLKB 000 169169169
ADB10posedge CLKB 000 169169169
ADB11posedge CLKB 000 169169169
ADB12posedge CLKB 000 169169169
ADB2posedge CLKB 000 169169169
ADB3posedge CLKB 000 169169169
ADB4posedge CLKB 000 169169169
ADB5posedge CLKB 000 169169169
ADB6posedge CLKB 000 169169169
ADB7posedge CLKB 000 169169169
ADB8posedge CLKB 000 169169169
ADB9posedge CLKB 000 169169169
CEAposedge CLKA 199199199 000
CEBposedge CLKB 219219219 000
CSA0posedge CLKA 118118118 000
CSA1posedge CLKA 118118118 000
CSA2posedge CLKA 118118118 000
CSB0posedge CLKB 111 878787
CSB1posedge CLKB 111 878787
CSB2posedge CLKB 111 878787
DIA0posedge CLKA 000 929292
DIA1posedge CLKA 000 929292
DIA2posedge CLKA 000 929292
DIA3posedge CLKA 000 929292
DIA4posedge CLKA 000 929292
DIA5posedge CLKA 000 929292
DIA6posedge CLKA 000 929292
DIA7posedge CLKA 000 929292
DIA8posedge CLKA 000 929292
DIB0posedge CLKB 000 175175175
DIB1posedge CLKB 000 175175175
DIB2posedge CLKB 000 175175175
DIB3posedge CLKB 000 175175175
DIB4posedge CLKB 000 175175175
DIB5posedge CLKB 000 175175175
DIB6posedge CLKB 000 175175175
DIB7posedge CLKB 000 175175175
DIB8posedge CLKB 000 175175175
OCEAposedge CLKA 000 140140140
OCEBposedge CLKB 000 166166166
RSTAposedge CLKA 385385385 000
RSTBposedge CLKB 130130130 323232
WEAposedge CLKA 109109109 000
WEBposedge CLKB 141414 454545

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 303630363036 165165165
negedge CLKB 303630363036 165165165
posedge CLKA 303630363036 165165165
posedge CLKB 303630363036 165165165

DP8KC:REGMODE_A=NOREG,REGMODE_B=OUTREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 451845184518 451845184518
CLKADOA1 451845184518 451845184518
CLKADOA2 451845184518 451845184518
CLKADOA3 451845184518 451845184518
CLKADOA4 451845184518 451845184518
CLKADOA5 451845184518 451845184518
CLKADOA6 451845184518 451845184518
CLKADOA7 451845184518 451845184518
CLKADOA8 451845184518 451845184518
CLKBDOB0 922922922 922922922
CLKBDOB1 922922922 922922922
CLKBDOB2 922922922 922922922
CLKBDOB3 922922922 922922922
CLKBDOB4 922922922 922922922
CLKBDOB5 922922922 922922922
CLKBDOB6 922922922 922922922
CLKBDOB7 922922922 922922922
CLKBDOB8 922922922 922922922

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 777777
ADA1posedge CLKA 000 777777
ADA10posedge CLKA 000 777777
ADA11posedge CLKA 000 777777
ADA12posedge CLKA 000 777777
ADA2posedge CLKA 000 777777
ADA3posedge CLKA 000 777777
ADA4posedge CLKA 000 777777
ADA5posedge CLKA 000 777777
ADA6posedge CLKA 000 777777
ADA7posedge CLKA 000 777777
ADA8posedge CLKA 000 777777
ADA9posedge CLKA 000 777777
ADB0posedge CLKB 000 169169169
ADB1posedge CLKB 000 169169169
ADB10posedge CLKB 000 169169169
ADB11posedge CLKB 000 169169169
ADB12posedge CLKB 000 169169169
ADB2posedge CLKB 000 169169169
ADB3posedge CLKB 000 169169169
ADB4posedge CLKB 000 169169169
ADB5posedge CLKB 000 169169169
ADB6posedge CLKB 000 169169169
ADB7posedge CLKB 000 169169169
ADB8posedge CLKB 000 169169169
ADB9posedge CLKB 000 169169169
CEAposedge CLKA 199199199 000
CEBposedge CLKB 219219219 000
CSA0posedge CLKA 118118118 000
CSA1posedge CLKA 118118118 000
CSA2posedge CLKA 118118118 000
CSB0posedge CLKB 111 878787
CSB1posedge CLKB 111 878787
CSB2posedge CLKB 111 878787
DIA0posedge CLKA 000 929292
DIA1posedge CLKA 000 929292
DIA2posedge CLKA 000 929292
DIA3posedge CLKA 000 929292
DIA4posedge CLKA 000 929292
DIA5posedge CLKA 000 929292
DIA6posedge CLKA 000 929292
DIA7posedge CLKA 000 929292
DIA8posedge CLKA 000 929292
DIB0posedge CLKB 000 175175175
DIB1posedge CLKB 000 175175175
DIB2posedge CLKB 000 175175175
DIB3posedge CLKB 000 175175175
DIB4posedge CLKB 000 175175175
DIB5posedge CLKB 000 175175175
DIB6posedge CLKB 000 175175175
DIB7posedge CLKB 000 175175175
DIB8posedge CLKB 000 175175175
OCEAposedge CLKA 000 140140140
OCEBposedge CLKB 000 166166166
RSTAposedge CLKA 385385385 000
RSTBposedge CLKB 227227227 323232
WEAposedge CLKA 109109109 000
WEBposedge CLKB 141414 454545

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 303630363036 165165165
negedge CLKB 303630363036 165165165
posedge CLKA 303630363036 165165165
posedge CLKB 303630363036 165165165

DP8KC:REGMODE_A=OUTREG,REGMODE_B=NOREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 893893893 893893893
CLKADOA1 893893893 893893893
CLKADOA2 893893893 893893893
CLKADOA3 893893893 893893893
CLKADOA4 893893893 893893893
CLKADOA5 893893893 893893893
CLKADOA6 893893893 893893893
CLKADOA7 893893893 893893893
CLKADOA8 893893893 893893893
CLKBDOB0 473947394739 473947394739
CLKBDOB1 473947394739 473947394739
CLKBDOB2 473947394739 473947394739
CLKBDOB3 473947394739 473947394739
CLKBDOB4 473947394739 473947394739
CLKBDOB5 473947394739 473947394739
CLKBDOB6 473947394739 473947394739
CLKBDOB7 473947394739 473947394739
CLKBDOB8 473947394739 473947394739

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 777777
ADA1posedge CLKA 000 777777
ADA10posedge CLKA 000 777777
ADA11posedge CLKA 000 777777
ADA12posedge CLKA 000 777777
ADA2posedge CLKA 000 777777
ADA3posedge CLKA 000 777777
ADA4posedge CLKA 000 777777
ADA5posedge CLKA 000 777777
ADA6posedge CLKA 000 777777
ADA7posedge CLKA 000 777777
ADA8posedge CLKA 000 777777
ADA9posedge CLKA 000 777777
ADB0posedge CLKB 000 169169169
ADB1posedge CLKB 000 169169169
ADB10posedge CLKB 000 169169169
ADB11posedge CLKB 000 169169169
ADB12posedge CLKB 000 169169169
ADB2posedge CLKB 000 169169169
ADB3posedge CLKB 000 169169169
ADB4posedge CLKB 000 169169169
ADB5posedge CLKB 000 169169169
ADB6posedge CLKB 000 169169169
ADB7posedge CLKB 000 169169169
ADB8posedge CLKB 000 169169169
ADB9posedge CLKB 000 169169169
CEAposedge CLKA 199199199 000
CEBposedge CLKB 219219219 000
CSA0posedge CLKA 118118118 000
CSA1posedge CLKA 118118118 000
CSA2posedge CLKA 118118118 000
CSB0posedge CLKB 111 878787
CSB1posedge CLKB 111 878787
CSB2posedge CLKB 111 878787
DIA0posedge CLKA 000 929292
DIA1posedge CLKA 000 929292
DIA2posedge CLKA 000 929292
DIA3posedge CLKA 000 929292
DIA4posedge CLKA 000 929292
DIA5posedge CLKA 000 929292
DIA6posedge CLKA 000 929292
DIA7posedge CLKA 000 929292
DIA8posedge CLKA 000 929292
DIB0posedge CLKB 000 175175175
DIB1posedge CLKB 000 175175175
DIB2posedge CLKB 000 175175175
DIB3posedge CLKB 000 175175175
DIB4posedge CLKB 000 175175175
DIB5posedge CLKB 000 175175175
DIB6posedge CLKB 000 175175175
DIB7posedge CLKB 000 175175175
DIB8posedge CLKB 000 175175175
OCEAposedge CLKA 000 140140140
OCEBposedge CLKB 000 166166166
RSTAposedge CLKA 385385385 000
RSTBposedge CLKB 130130130 323232
WEAposedge CLKA 109109109 000
WEBposedge CLKB 141414 454545

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 303630363036 165165165
negedge CLKB 303630363036 165165165
posedge CLKA 303630363036 165165165
posedge CLKB 303630363036 165165165

DP8KC:REGMODE_A=OUTREG,REGMODE_B=OUTREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 893893893 893893893
CLKADOA1 893893893 893893893
CLKADOA2 893893893 893893893
CLKADOA3 893893893 893893893
CLKADOA4 893893893 893893893
CLKADOA5 893893893 893893893
CLKADOA6 893893893 893893893
CLKADOA7 893893893 893893893
CLKADOA8 893893893 893893893
CLKBDOB0 922922922 922922922
CLKBDOB1 922922922 922922922
CLKBDOB2 922922922 922922922
CLKBDOB3 922922922 922922922
CLKBDOB4 922922922 922922922
CLKBDOB5 922922922 922922922
CLKBDOB6 922922922 922922922
CLKBDOB7 922922922 922922922
CLKBDOB8 922922922 922922922

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 777777
ADA1posedge CLKA 000 777777
ADA10posedge CLKA 000 777777
ADA11posedge CLKA 000 777777
ADA12posedge CLKA 000 777777
ADA2posedge CLKA 000 777777
ADA3posedge CLKA 000 777777
ADA4posedge CLKA 000 777777
ADA5posedge CLKA 000 777777
ADA6posedge CLKA 000 777777
ADA7posedge CLKA 000 777777
ADA8posedge CLKA 000 777777
ADA9posedge CLKA 000 777777
ADB0posedge CLKB 000 169169169
ADB1posedge CLKB 000 169169169
ADB10posedge CLKB 000 169169169
ADB11posedge CLKB 000 169169169
ADB12posedge CLKB 000 169169169
ADB2posedge CLKB 000 169169169
ADB3posedge CLKB 000 169169169
ADB4posedge CLKB 000 169169169
ADB5posedge CLKB 000 169169169
ADB6posedge CLKB 000 169169169
ADB7posedge CLKB 000 169169169
ADB8posedge CLKB 000 169169169
ADB9posedge CLKB 000 169169169
CEAposedge CLKA 199199199 000
CEBposedge CLKB 219219219 000
CSA0posedge CLKA 118118118 000
CSA1posedge CLKA 118118118 000
CSA2posedge CLKA 118118118 000
CSB0posedge CLKB 111 878787
CSB1posedge CLKB 111 878787
CSB2posedge CLKB 111 878787
DIA0posedge CLKA 000 929292
DIA1posedge CLKA 000 929292
DIA2posedge CLKA 000 929292
DIA3posedge CLKA 000 929292
DIA4posedge CLKA 000 929292
DIA5posedge CLKA 000 929292
DIA6posedge CLKA 000 929292
DIA7posedge CLKA 000 929292
DIA8posedge CLKA 000 929292
DIB0posedge CLKB 000 175175175
DIB1posedge CLKB 000 175175175
DIB2posedge CLKB 000 175175175
DIB3posedge CLKB 000 175175175
DIB4posedge CLKB 000 175175175
DIB5posedge CLKB 000 175175175
DIB6posedge CLKB 000 175175175
DIB7posedge CLKB 000 175175175
DIB8posedge CLKB 000 175175175
OCEAposedge CLKA 000 140140140
OCEBposedge CLKB 000 166166166
RSTAposedge CLKA 385385385 000
RSTBposedge CLKB 227227227 323232
WEAposedge CLKA 109109109 000
WEBposedge CLKB 141414 454545

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 303630363036 165165165
negedge CLKB 303630363036 165165165
posedge CLKA 303630363036 165165165
posedge CLKB 303630363036 165165165

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=NORMAL

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 451845184518 451845184518
CLKADOA1 451845184518 451845184518
CLKADOA2 451845184518 451845184518
CLKADOA3 451845184518 451845184518
CLKADOA4 451845184518 451845184518
CLKADOA5 451845184518 451845184518
CLKADOA6 451845184518 451845184518
CLKADOA7 451845184518 451845184518
CLKADOA8 451845184518 451845184518
CLKBDOB0 473947394739 473947394739
CLKBDOB1 473947394739 473947394739
CLKBDOB2 473947394739 473947394739
CLKBDOB3 473947394739 473947394739
CLKBDOB4 473947394739 473947394739
CLKBDOB5 473947394739 473947394739
CLKBDOB6 473947394739 473947394739
CLKBDOB7 473947394739 473947394739
CLKBDOB8 473947394739 473947394739

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 777777
ADA1posedge CLKA 000 777777
ADA10posedge CLKA 000 777777
ADA11posedge CLKA 000 777777
ADA12posedge CLKA 000 777777
ADA2posedge CLKA 000 777777
ADA3posedge CLKA 000 777777
ADA4posedge CLKA 000 777777
ADA5posedge CLKA 000 777777
ADA6posedge CLKA 000 777777
ADA7posedge CLKA 000 777777
ADA8posedge CLKA 000 777777
ADA9posedge CLKA 000 777777
ADB0posedge CLKB 000 169169169
ADB1posedge CLKB 000 169169169
ADB10posedge CLKB 000 169169169
ADB11posedge CLKB 000 169169169
ADB12posedge CLKB 000 169169169
ADB2posedge CLKB 000 169169169
ADB3posedge CLKB 000 169169169
ADB4posedge CLKB 000 169169169
ADB5posedge CLKB 000 169169169
ADB6posedge CLKB 000 169169169
ADB7posedge CLKB 000 169169169
ADB8posedge CLKB 000 169169169
ADB9posedge CLKB 000 169169169
CEAposedge CLKA 199199199 000
CEBposedge CLKB 219219219 000
CSA0posedge CLKA 118118118 000
CSA1posedge CLKA 118118118 000
CSA2posedge CLKA 118118118 000
CSB0posedge CLKB 111 878787
CSB1posedge CLKB 111 878787
CSB2posedge CLKB 111 878787
DIA0posedge CLKA 000 929292
DIA1posedge CLKA 000 929292
DIA2posedge CLKA 000 929292
DIA3posedge CLKA 000 929292
DIA4posedge CLKA 000 929292
DIA5posedge CLKA 000 929292
DIA6posedge CLKA 000 929292
DIA7posedge CLKA 000 929292
DIA8posedge CLKA 000 929292
DIB0posedge CLKB 000 175175175
DIB1posedge CLKB 000 175175175
DIB2posedge CLKB 000 175175175
DIB3posedge CLKB 000 175175175
DIB4posedge CLKB 000 175175175
DIB5posedge CLKB 000 175175175
DIB6posedge CLKB 000 175175175
DIB7posedge CLKB 000 175175175
DIB8posedge CLKB 000 175175175
OCEAposedge CLKA 000 140140140
OCEBposedge CLKB 000 166166166
RSTAposedge CLKA 385385385 000
RSTBposedge CLKB 130130130 323232
WEAposedge CLKA 109109109 000
WEBposedge CLKB 141414 454545

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 303630363036 165165165
negedge CLKB 303630363036 165165165
posedge CLKA 303630363036 165165165
posedge CLKB 303630363036 165165165

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=READBEFOREWRITE

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 451845184518 451845184518
CLKADOA1 451845184518 451845184518
CLKADOA2 451845184518 451845184518
CLKADOA3 451845184518 451845184518
CLKADOA4 451845184518 451845184518
CLKADOA5 451845184518 451845184518
CLKADOA6 451845184518 451845184518
CLKADOA7 451845184518 451845184518
CLKADOA8 451845184518 451845184518
CLKBDOB0 473947394739 473947394739
CLKBDOB1 473947394739 473947394739
CLKBDOB2 473947394739 473947394739
CLKBDOB3 473947394739 473947394739
CLKBDOB4 473947394739 473947394739
CLKBDOB5 473947394739 473947394739
CLKBDOB6 473947394739 473947394739
CLKBDOB7 473947394739 473947394739
CLKBDOB8 473947394739 473947394739

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 777777
ADA1posedge CLKA 000 777777
ADA10posedge CLKA 000 777777
ADA11posedge CLKA 000 777777
ADA12posedge CLKA 000 777777
ADA2posedge CLKA 000 777777
ADA3posedge CLKA 000 777777
ADA4posedge CLKA 000 777777
ADA5posedge CLKA 000 777777
ADA6posedge CLKA 000 777777
ADA7posedge CLKA 000 777777
ADA8posedge CLKA 000 777777
ADA9posedge CLKA 000 777777
ADB0posedge CLKB 000 169169169
ADB1posedge CLKB 000 169169169
ADB10posedge CLKB 000 169169169
ADB11posedge CLKB 000 169169169
ADB12posedge CLKB 000 169169169
ADB2posedge CLKB 000 169169169
ADB3posedge CLKB 000 169169169
ADB4posedge CLKB 000 169169169
ADB5posedge CLKB 000 169169169
ADB6posedge CLKB 000 169169169
ADB7posedge CLKB 000 169169169
ADB8posedge CLKB 000 169169169
ADB9posedge CLKB 000 169169169
CEAposedge CLKA 199199199 000
CEBposedge CLKB 219219219 000
CSA0posedge CLKA 118118118 000
CSA1posedge CLKA 118118118 000
CSA2posedge CLKA 118118118 000
CSB0posedge CLKB 111 878787
CSB1posedge CLKB 111 878787
CSB2posedge CLKB 111 878787
DIA0posedge CLKA 000 929292
DIA1posedge CLKA 000 929292
DIA2posedge CLKA 000 929292
DIA3posedge CLKA 000 929292
DIA4posedge CLKA 000 929292
DIA5posedge CLKA 000 929292
DIA6posedge CLKA 000 929292
DIA7posedge CLKA 000 929292
DIA8posedge CLKA 000 929292
DIB0posedge CLKB 000 175175175
DIB1posedge CLKB 000 175175175
DIB2posedge CLKB 000 175175175
DIB3posedge CLKB 000 175175175
DIB4posedge CLKB 000 175175175
DIB5posedge CLKB 000 175175175
DIB6posedge CLKB 000 175175175
DIB7posedge CLKB 000 175175175
DIB8posedge CLKB 000 175175175
OCEAposedge CLKA 000 140140140
OCEBposedge CLKB 000 166166166
RSTAposedge CLKA 385385385 000
RSTBposedge CLKB 130130130 323232
WEAposedge CLKA 109109109 000
WEBposedge CLKB 141414 454545

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 303630363036 165165165
negedge CLKB 462346234623 108108108
posedge CLKA 303630363036 165165165
posedge CLKB 462346234623 108108108

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=WRITETHROUGH

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 451845184518 451845184518
CLKADOA1 451845184518 451845184518
CLKADOA2 451845184518 451845184518
CLKADOA3 451845184518 451845184518
CLKADOA4 451845184518 451845184518
CLKADOA5 451845184518 451845184518
CLKADOA6 451845184518 451845184518
CLKADOA7 451845184518 451845184518
CLKADOA8 451845184518 451845184518
CLKBDOB0 473947394739 473947394739
CLKBDOB1 473947394739 473947394739
CLKBDOB2 473947394739 473947394739
CLKBDOB3 473947394739 473947394739
CLKBDOB4 473947394739 473947394739
CLKBDOB5 473947394739 473947394739
CLKBDOB6 473947394739 473947394739
CLKBDOB7 473947394739 473947394739
CLKBDOB8 473947394739 473947394739

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 777777
ADA1posedge CLKA 000 777777
ADA10posedge CLKA 000 777777
ADA11posedge CLKA 000 777777
ADA12posedge CLKA 000 777777
ADA2posedge CLKA 000 777777
ADA3posedge CLKA 000 777777
ADA4posedge CLKA 000 777777
ADA5posedge CLKA 000 777777
ADA6posedge CLKA 000 777777
ADA7posedge CLKA 000 777777
ADA8posedge CLKA 000 777777
ADA9posedge CLKA 000 777777
ADB0posedge CLKB 000 169169169
ADB1posedge CLKB 000 169169169
ADB10posedge CLKB 000 169169169
ADB11posedge CLKB 000 169169169
ADB12posedge CLKB 000 169169169
ADB2posedge CLKB 000 169169169
ADB3posedge CLKB 000 169169169
ADB4posedge CLKB 000 169169169
ADB5posedge CLKB 000 169169169
ADB6posedge CLKB 000 169169169
ADB7posedge CLKB 000 169169169
ADB8posedge CLKB 000 169169169
ADB9posedge CLKB 000 169169169
CEAposedge CLKA 199199199 000
CEBposedge CLKB 219219219 000
CSA0posedge CLKA 118118118 000
CSA1posedge CLKA 118118118 000
CSA2posedge CLKA 118118118 000
CSB0posedge CLKB 111 878787
CSB1posedge CLKB 111 878787
CSB2posedge CLKB 111 878787
DIA0posedge CLKA 000 929292
DIA1posedge CLKA 000 929292
DIA2posedge CLKA 000 929292
DIA3posedge CLKA 000 929292
DIA4posedge CLKA 000 929292
DIA5posedge CLKA 000 929292
DIA6posedge CLKA 000 929292
DIA7posedge CLKA 000 929292
DIA8posedge CLKA 000 929292
DIB0posedge CLKB 000 175175175
DIB1posedge CLKB 000 175175175
DIB2posedge CLKB 000 175175175
DIB3posedge CLKB 000 175175175
DIB4posedge CLKB 000 175175175
DIB5posedge CLKB 000 175175175
DIB6posedge CLKB 000 175175175
DIB7posedge CLKB 000 175175175
DIB8posedge CLKB 000 175175175
OCEAposedge CLKA 000 140140140
OCEBposedge CLKB 000 166166166
RSTAposedge CLKA 385385385 000
RSTBposedge CLKB 130130130 323232
WEAposedge CLKA 109109109 000
WEBposedge CLKB 141414 454545

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 303630363036 165165165
negedge CLKB 303630363036 165165165
posedge CLKA 303630363036 165165165
posedge CLKB 303630363036 165165165

PIO:IOTYPE=LVCMOS12

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 103711761315 103711761315
PADDOPAD 762476997774 762476997774
PADDTPAD 4397859812800 4397859812800

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 550055005500 919191
posedge PAD 550055005500 919191

PIO:IOTYPE=LVCMOS15

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 229823402383 229823402383
PADDOPAD 487550415207 487550415207
PADDTPAD 322154767732 322154767732

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS18

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 174017531767 174017531767
PADDOPAD 373538914048 373538914048
PADDTPAD 274242005658 274242005658

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS25

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 122312971372 122312971372
PADDOPAD 322033343448 322033343448
PADDTPAD 234935024656 234935024656

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS33

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 100710691132 100710691132
PADDOPAD 261127042797 261127042797
PADDTPAD 238732834180 238732834180

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVDS

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 108711051123 108711051123
PADDOPAD 280328032804 280328032804
PADDTPAD 290640405174 290640405174

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL15_I

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 108711051123 108711051123
PADDOPAD 280328032804 280328032804
PADDTPAD 290640405174 290640405174

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL15_II

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 108711051123 108711051123
PADDOPAD 280328032804 280328032804
PADDTPAD 290640405174 290640405174

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL18_I

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 128213301378 128213301378
PADDOPAD 313633113486 313633113486
PADDTPAD 375447905827 375447905827

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=SSTL18_II

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 108711051123 108711051123
PADDOPAD 280328032804 280328032804
PADDTPAD 290640405174 290640405174

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

SLICE

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
A0F0 324388452 324388452
A0F1 635710786 635710786
A0FCO 732818905 732818905
A0OFX0 447554661 447554661
A1F1 324388452 324388452
A1FCO 635710786 635710786
A1OFX0 447554661 447554661
B0F0 324388452 324388452
B0F1 635710786 635710786
B0FCO 732818905 732818905
B0OFX0 447554661 447554661
B1F1 324388452 324388452
B1FCO 635710786 635710786
B1OFX0 447554661 447554661
C0F0 324388452 324388452
C0F1 635710786 635710786
C0FCO 732818905 732818905
C0OFX0 447554661 447554661
C1F1 324388452 324388452
C1FCO 635710786 635710786
C1OFX0 447554661 447554661
CLKQ0 356382409 356382409
CLKQ1 356382409 356382409
D0F0 324388452 324388452
D0F1 635710786 635710786
D0FCO 732818905 732818905
D0OFX0 447554661 447554661
D1F1 324388452 324388452
D1FCO 635710786 635710786
D1OFX0 447554661 447554661
FCIF0 418467517 418467517
FCIF1 459514569 459514569
FCIFCO 112129146 112129146
FXAOFX1 181202223 181202223
FXBOFX1 181202223 181202223
LSRQ0 698779861 698779861
M0OFX0 285315345 285315345
M1OFX1 285315345 285315345
WCKF0 96010971234 96010971234
WCKF1 96010971234 96010971234

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
CEnegedge CLK 218244271 000
CEposedge CLK 203226249 000
DI0negedge CLK 117133150 000
DI0posedge CLK 117133150 000
DI1posedge CLK 117133150 000
LSRnegedge CLK 213235257 000
LSRposedge CLK 206227248 000
LSRposedge CLK 648648648 000
M0posedge CLK 229266303 000
M1negedge CLK 229266303 000
M1posedge CLK 229266303 000
WAD0posedge WCK 000 427451476
WAD1posedge WCK 000 427451476
WAD2posedge WCK 000 427451476
WAD3posedge WCK 000 427451476
WD0posedge WCK 000 432456481
WD1posedge WCK 000 432456481
WREposedge WCK 121137153 000

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLK 112511251125 444444444
negedge LSR 350035003500 143143143
negedge WCK 112511251125 444444444
posedge CLK 112511251125 444444444
posedge LSR 350035003500 143143143
posedge WCK 112511251125 444444444