MachXO3D Speed Grade -2 Cell Timings

Contents


DP8KC:REGMODE_A=NOREG,REGMODE_B=NOREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 882088208820 882088208820
CLKADOA1 882088208820 882088208820
CLKADOA2 882088208820 882088208820
CLKADOA3 882088208820 882088208820
CLKADOA4 882088208820 882088208820
CLKADOA5 882088208820 882088208820
CLKADOA6 882088208820 882088208820
CLKADOA7 882088208820 882088208820
CLKADOA8 882088208820 882088208820
CLKBDOB0 939293929392 939293929392
CLKBDOB1 939293929392 939293929392
CLKBDOB2 939293929392 939293929392
CLKBDOB3 939293929392 939293929392
CLKBDOB4 939293929392 939293929392
CLKBDOB5 939293929392 939293929392
CLKBDOB6 939293929392 939293929392
CLKBDOB7 939293929392 939293929392
CLKBDOB8 939293929392 939293929392

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 229229229
ADA1posedge CLKA 000 229229229
ADA10posedge CLKA 000 229229229
ADA11posedge CLKA 000 229229229
ADA12posedge CLKA 000 229229229
ADA2posedge CLKA 000 229229229
ADA3posedge CLKA 000 229229229
ADA4posedge CLKA 000 229229229
ADA5posedge CLKA 000 229229229
ADA6posedge CLKA 000 229229229
ADA7posedge CLKA 000 229229229
ADA8posedge CLKA 000 229229229
ADA9posedge CLKA 000 229229229
ADB0posedge CLKB 000 453453453
ADB1posedge CLKB 000 453453453
ADB10posedge CLKB 000 453453453
ADB11posedge CLKB 000 453453453
ADB12posedge CLKB 000 453453453
ADB2posedge CLKB 000 453453453
ADB3posedge CLKB 000 453453453
ADB4posedge CLKB 000 453453453
ADB5posedge CLKB 000 453453453
ADB6posedge CLKB 000 453453453
ADB7posedge CLKB 000 453453453
ADB8posedge CLKB 000 453453453
ADB9posedge CLKB 000 453453453
CEAposedge CLKA 135135135 000
CEBposedge CLKB 101101101 000
CSA0posedge CLKA 316316316 000
CSA1posedge CLKA 316316316 000
CSA2posedge CLKA 316316316 000
CSB0posedge CLKB 000 474747
CSB1posedge CLKB 000 474747
CSB2posedge CLKB 000 474747
DIA0posedge CLKA 000 268268268
DIA1posedge CLKA 000 268268268
DIA2posedge CLKA 000 268268268
DIA3posedge CLKA 000 268268268
DIA4posedge CLKA 000 268268268
DIA5posedge CLKA 000 268268268
DIA6posedge CLKA 000 268268268
DIA7posedge CLKA 000 268268268
DIA8posedge CLKA 000 268268268
DIB0posedge CLKB 000 468468468
DIB1posedge CLKB 000 468468468
DIB2posedge CLKB 000 468468468
DIB3posedge CLKB 000 468468468
DIB4posedge CLKB 000 468468468
DIB5posedge CLKB 000 468468468
DIB6posedge CLKB 000 468468468
DIB7posedge CLKB 000 468468468
DIB8posedge CLKB 000 468468468
OCEAposedge CLKA 135135135 000
OCEBposedge CLKB 101101101 000
RSTAposedge CLKA 754754754 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 296296296 000
WEBposedge CLKB 000 155155155

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 609560956095 828282
negedge CLKB 609560956095 828282
posedge CLKA 609560956095 828282
posedge CLKB 609560956095 828282

DP8KC:REGMODE_A=NOREG,REGMODE_B=OUTREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 882088208820 882088208820
CLKADOA1 882088208820 882088208820
CLKADOA2 882088208820 882088208820
CLKADOA3 882088208820 882088208820
CLKADOA4 882088208820 882088208820
CLKADOA5 882088208820 882088208820
CLKADOA6 882088208820 882088208820
CLKADOA7 882088208820 882088208820
CLKADOA8 882088208820 882088208820
CLKBDOB0 215221522152 215221522152
CLKBDOB1 215221522152 215221522152
CLKBDOB2 215221522152 215221522152
CLKBDOB3 215221522152 215221522152
CLKBDOB4 215221522152 215221522152
CLKBDOB5 215221522152 215221522152
CLKBDOB6 215221522152 215221522152
CLKBDOB7 215221522152 215221522152
CLKBDOB8 215221522152 215221522152

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 229229229
ADA1posedge CLKA 000 229229229
ADA10posedge CLKA 000 229229229
ADA11posedge CLKA 000 229229229
ADA12posedge CLKA 000 229229229
ADA2posedge CLKA 000 229229229
ADA3posedge CLKA 000 229229229
ADA4posedge CLKA 000 229229229
ADA5posedge CLKA 000 229229229
ADA6posedge CLKA 000 229229229
ADA7posedge CLKA 000 229229229
ADA8posedge CLKA 000 229229229
ADA9posedge CLKA 000 229229229
ADB0posedge CLKB 000 453453453
ADB1posedge CLKB 000 453453453
ADB10posedge CLKB 000 453453453
ADB11posedge CLKB 000 453453453
ADB12posedge CLKB 000 453453453
ADB2posedge CLKB 000 453453453
ADB3posedge CLKB 000 453453453
ADB4posedge CLKB 000 453453453
ADB5posedge CLKB 000 453453453
ADB6posedge CLKB 000 453453453
ADB7posedge CLKB 000 453453453
ADB8posedge CLKB 000 453453453
ADB9posedge CLKB 000 453453453
CEAposedge CLKA 135135135 000
CEBposedge CLKB 101101101 000
CSA0posedge CLKA 316316316 000
CSA1posedge CLKA 316316316 000
CSA2posedge CLKA 316316316 000
CSB0posedge CLKB 000 474747
CSB1posedge CLKB 000 474747
CSB2posedge CLKB 000 474747
DIA0posedge CLKA 000 268268268
DIA1posedge CLKA 000 268268268
DIA2posedge CLKA 000 268268268
DIA3posedge CLKA 000 268268268
DIA4posedge CLKA 000 268268268
DIA5posedge CLKA 000 268268268
DIA6posedge CLKA 000 268268268
DIA7posedge CLKA 000 268268268
DIA8posedge CLKA 000 268268268
DIB0posedge CLKB 000 468468468
DIB1posedge CLKB 000 468468468
DIB2posedge CLKB 000 468468468
DIB3posedge CLKB 000 468468468
DIB4posedge CLKB 000 468468468
DIB5posedge CLKB 000 468468468
DIB6posedge CLKB 000 468468468
DIB7posedge CLKB 000 468468468
DIB8posedge CLKB 000 468468468
OCEAposedge CLKA 135135135 000
OCEBposedge CLKB 101101101 000
RSTAposedge CLKA 754754754 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 296296296 000
WEBposedge CLKB 000 155155155

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 609560956095 828282
negedge CLKB 609560956095 828282
posedge CLKA 609560956095 828282
posedge CLKB 609560956095 828282

DP8KC:REGMODE_A=OUTREG,REGMODE_B=NOREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 209720972097 209720972097
CLKADOA1 209720972097 209720972097
CLKADOA2 209720972097 209720972097
CLKADOA3 209720972097 209720972097
CLKADOA4 209720972097 209720972097
CLKADOA5 209720972097 209720972097
CLKADOA6 209720972097 209720972097
CLKADOA7 209720972097 209720972097
CLKADOA8 209720972097 209720972097
CLKBDOB0 939293929392 939293929392
CLKBDOB1 939293929392 939293929392
CLKBDOB2 939293929392 939293929392
CLKBDOB3 939293929392 939293929392
CLKBDOB4 939293929392 939293929392
CLKBDOB5 939293929392 939293929392
CLKBDOB6 939293929392 939293929392
CLKBDOB7 939293929392 939293929392
CLKBDOB8 939293929392 939293929392

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 229229229
ADA1posedge CLKA 000 229229229
ADA10posedge CLKA 000 229229229
ADA11posedge CLKA 000 229229229
ADA12posedge CLKA 000 229229229
ADA2posedge CLKA 000 229229229
ADA3posedge CLKA 000 229229229
ADA4posedge CLKA 000 229229229
ADA5posedge CLKA 000 229229229
ADA6posedge CLKA 000 229229229
ADA7posedge CLKA 000 229229229
ADA8posedge CLKA 000 229229229
ADA9posedge CLKA 000 229229229
ADB0posedge CLKB 000 453453453
ADB1posedge CLKB 000 453453453
ADB10posedge CLKB 000 453453453
ADB11posedge CLKB 000 453453453
ADB12posedge CLKB 000 453453453
ADB2posedge CLKB 000 453453453
ADB3posedge CLKB 000 453453453
ADB4posedge CLKB 000 453453453
ADB5posedge CLKB 000 453453453
ADB6posedge CLKB 000 453453453
ADB7posedge CLKB 000 453453453
ADB8posedge CLKB 000 453453453
ADB9posedge CLKB 000 453453453
CEAposedge CLKA 135135135 000
CEBposedge CLKB 101101101 000
CSA0posedge CLKA 316316316 000
CSA1posedge CLKA 316316316 000
CSA2posedge CLKA 316316316 000
CSB0posedge CLKB 000 474747
CSB1posedge CLKB 000 474747
CSB2posedge CLKB 000 474747
DIA0posedge CLKA 000 268268268
DIA1posedge CLKA 000 268268268
DIA2posedge CLKA 000 268268268
DIA3posedge CLKA 000 268268268
DIA4posedge CLKA 000 268268268
DIA5posedge CLKA 000 268268268
DIA6posedge CLKA 000 268268268
DIA7posedge CLKA 000 268268268
DIA8posedge CLKA 000 268268268
DIB0posedge CLKB 000 468468468
DIB1posedge CLKB 000 468468468
DIB2posedge CLKB 000 468468468
DIB3posedge CLKB 000 468468468
DIB4posedge CLKB 000 468468468
DIB5posedge CLKB 000 468468468
DIB6posedge CLKB 000 468468468
DIB7posedge CLKB 000 468468468
DIB8posedge CLKB 000 468468468
OCEAposedge CLKA 135135135 000
OCEBposedge CLKB 101101101 000
RSTAposedge CLKA 754754754 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 296296296 000
WEBposedge CLKB 000 155155155

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 609560956095 828282
negedge CLKB 609560956095 828282
posedge CLKA 609560956095 828282
posedge CLKB 609560956095 828282

DP8KC:REGMODE_A=OUTREG,REGMODE_B=OUTREG

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 209720972097 209720972097
CLKADOA1 209720972097 209720972097
CLKADOA2 209720972097 209720972097
CLKADOA3 209720972097 209720972097
CLKADOA4 209720972097 209720972097
CLKADOA5 209720972097 209720972097
CLKADOA6 209720972097 209720972097
CLKADOA7 209720972097 209720972097
CLKADOA8 209720972097 209720972097
CLKBDOB0 215221522152 215221522152
CLKBDOB1 215221522152 215221522152
CLKBDOB2 215221522152 215221522152
CLKBDOB3 215221522152 215221522152
CLKBDOB4 215221522152 215221522152
CLKBDOB5 215221522152 215221522152
CLKBDOB6 215221522152 215221522152
CLKBDOB7 215221522152 215221522152
CLKBDOB8 215221522152 215221522152

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 229229229
ADA1posedge CLKA 000 229229229
ADA10posedge CLKA 000 229229229
ADA11posedge CLKA 000 229229229
ADA12posedge CLKA 000 229229229
ADA2posedge CLKA 000 229229229
ADA3posedge CLKA 000 229229229
ADA4posedge CLKA 000 229229229
ADA5posedge CLKA 000 229229229
ADA6posedge CLKA 000 229229229
ADA7posedge CLKA 000 229229229
ADA8posedge CLKA 000 229229229
ADA9posedge CLKA 000 229229229
ADB0posedge CLKB 000 453453453
ADB1posedge CLKB 000 453453453
ADB10posedge CLKB 000 453453453
ADB11posedge CLKB 000 453453453
ADB12posedge CLKB 000 453453453
ADB2posedge CLKB 000 453453453
ADB3posedge CLKB 000 453453453
ADB4posedge CLKB 000 453453453
ADB5posedge CLKB 000 453453453
ADB6posedge CLKB 000 453453453
ADB7posedge CLKB 000 453453453
ADB8posedge CLKB 000 453453453
ADB9posedge CLKB 000 453453453
CEAposedge CLKA 135135135 000
CEBposedge CLKB 101101101 000
CSA0posedge CLKA 316316316 000
CSA1posedge CLKA 316316316 000
CSA2posedge CLKA 316316316 000
CSB0posedge CLKB 000 474747
CSB1posedge CLKB 000 474747
CSB2posedge CLKB 000 474747
DIA0posedge CLKA 000 268268268
DIA1posedge CLKA 000 268268268
DIA2posedge CLKA 000 268268268
DIA3posedge CLKA 000 268268268
DIA4posedge CLKA 000 268268268
DIA5posedge CLKA 000 268268268
DIA6posedge CLKA 000 268268268
DIA7posedge CLKA 000 268268268
DIA8posedge CLKA 000 268268268
DIB0posedge CLKB 000 468468468
DIB1posedge CLKB 000 468468468
DIB2posedge CLKB 000 468468468
DIB3posedge CLKB 000 468468468
DIB4posedge CLKB 000 468468468
DIB5posedge CLKB 000 468468468
DIB6posedge CLKB 000 468468468
DIB7posedge CLKB 000 468468468
DIB8posedge CLKB 000 468468468
OCEAposedge CLKA 135135135 000
OCEBposedge CLKB 101101101 000
RSTAposedge CLKA 754754754 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 296296296 000
WEBposedge CLKB 000 155155155

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 609560956095 828282
negedge CLKB 609560956095 828282
posedge CLKA 609560956095 828282
posedge CLKB 609560956095 828282

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=NORMAL

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 882088208820 882088208820
CLKADOA1 882088208820 882088208820
CLKADOA2 882088208820 882088208820
CLKADOA3 882088208820 882088208820
CLKADOA4 882088208820 882088208820
CLKADOA5 882088208820 882088208820
CLKADOA6 882088208820 882088208820
CLKADOA7 882088208820 882088208820
CLKADOA8 882088208820 882088208820
CLKBDOB0 939293929392 939293929392
CLKBDOB1 939293929392 939293929392
CLKBDOB2 939293929392 939293929392
CLKBDOB3 939293929392 939293929392
CLKBDOB4 939293929392 939293929392
CLKBDOB5 939293929392 939293929392
CLKBDOB6 939293929392 939293929392
CLKBDOB7 939293929392 939293929392
CLKBDOB8 939293929392 939293929392

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 229229229
ADA1posedge CLKA 000 229229229
ADA10posedge CLKA 000 229229229
ADA11posedge CLKA 000 229229229
ADA12posedge CLKA 000 229229229
ADA2posedge CLKA 000 229229229
ADA3posedge CLKA 000 229229229
ADA4posedge CLKA 000 229229229
ADA5posedge CLKA 000 229229229
ADA6posedge CLKA 000 229229229
ADA7posedge CLKA 000 229229229
ADA8posedge CLKA 000 229229229
ADA9posedge CLKA 000 229229229
ADB0posedge CLKB 000 453453453
ADB1posedge CLKB 000 453453453
ADB10posedge CLKB 000 453453453
ADB11posedge CLKB 000 453453453
ADB12posedge CLKB 000 453453453
ADB2posedge CLKB 000 453453453
ADB3posedge CLKB 000 453453453
ADB4posedge CLKB 000 453453453
ADB5posedge CLKB 000 453453453
ADB6posedge CLKB 000 453453453
ADB7posedge CLKB 000 453453453
ADB8posedge CLKB 000 453453453
ADB9posedge CLKB 000 453453453
CEAposedge CLKA 135135135 000
CEBposedge CLKB 101101101 000
CSA0posedge CLKA 316316316 000
CSA1posedge CLKA 316316316 000
CSA2posedge CLKA 316316316 000
CSB0posedge CLKB 000 474747
CSB1posedge CLKB 000 474747
CSB2posedge CLKB 000 474747
DIA0posedge CLKA 000 268268268
DIA1posedge CLKA 000 268268268
DIA2posedge CLKA 000 268268268
DIA3posedge CLKA 000 268268268
DIA4posedge CLKA 000 268268268
DIA5posedge CLKA 000 268268268
DIA6posedge CLKA 000 268268268
DIA7posedge CLKA 000 268268268
DIA8posedge CLKA 000 268268268
DIB0posedge CLKB 000 468468468
DIB1posedge CLKB 000 468468468
DIB2posedge CLKB 000 468468468
DIB3posedge CLKB 000 468468468
DIB4posedge CLKB 000 468468468
DIB5posedge CLKB 000 468468468
DIB6posedge CLKB 000 468468468
DIB7posedge CLKB 000 468468468
DIB8posedge CLKB 000 468468468
OCEAposedge CLKA 135135135 000
OCEBposedge CLKB 101101101 000
RSTAposedge CLKA 754754754 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 296296296 000
WEBposedge CLKB 000 155155155

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 609560956095 828282
negedge CLKB 609560956095 828282
posedge CLKA 609560956095 828282
posedge CLKB 609560956095 828282

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=READBEFOREWRITE

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 882088208820 882088208820
CLKADOA1 882088208820 882088208820
CLKADOA2 882088208820 882088208820
CLKADOA3 882088208820 882088208820
CLKADOA4 882088208820 882088208820
CLKADOA5 882088208820 882088208820
CLKADOA6 882088208820 882088208820
CLKADOA7 882088208820 882088208820
CLKADOA8 882088208820 882088208820
CLKBDOB0 939893989398 939893989398
CLKBDOB1 939893989398 939893989398
CLKBDOB2 939893989398 939893989398
CLKBDOB3 939893989398 939893989398
CLKBDOB4 939893989398 939893989398
CLKBDOB5 939893989398 939893989398
CLKBDOB6 939893989398 939893989398
CLKBDOB7 939893989398 939893989398
CLKBDOB8 939893989398 939893989398

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 229229229
ADA1posedge CLKA 000 229229229
ADA10posedge CLKA 000 229229229
ADA11posedge CLKA 000 229229229
ADA12posedge CLKA 000 229229229
ADA2posedge CLKA 000 229229229
ADA3posedge CLKA 000 229229229
ADA4posedge CLKA 000 229229229
ADA5posedge CLKA 000 229229229
ADA6posedge CLKA 000 229229229
ADA7posedge CLKA 000 229229229
ADA8posedge CLKA 000 229229229
ADA9posedge CLKA 000 229229229
ADB0posedge CLKB 000 453453453
ADB1posedge CLKB 000 453453453
ADB10posedge CLKB 000 453453453
ADB11posedge CLKB 000 453453453
ADB12posedge CLKB 000 453453453
ADB2posedge CLKB 000 453453453
ADB3posedge CLKB 000 453453453
ADB4posedge CLKB 000 453453453
ADB5posedge CLKB 000 453453453
ADB6posedge CLKB 000 453453453
ADB7posedge CLKB 000 453453453
ADB8posedge CLKB 000 453453453
ADB9posedge CLKB 000 453453453
CEAposedge CLKA 135135135 000
CEBposedge CLKB 101101101 000
CSA0posedge CLKA 316316316 000
CSA1posedge CLKA 316316316 000
CSA2posedge CLKA 316316316 000
CSB0posedge CLKB 000 474747
CSB1posedge CLKB 000 474747
CSB2posedge CLKB 000 474747
DIA0posedge CLKA 000 268268268
DIA1posedge CLKA 000 268268268
DIA2posedge CLKA 000 268268268
DIA3posedge CLKA 000 268268268
DIA4posedge CLKA 000 268268268
DIA5posedge CLKA 000 268268268
DIA6posedge CLKA 000 268268268
DIA7posedge CLKA 000 268268268
DIA8posedge CLKA 000 268268268
DIB0posedge CLKB 000 468468468
DIB1posedge CLKB 000 468468468
DIB2posedge CLKB 000 468468468
DIB3posedge CLKB 000 468468468
DIB4posedge CLKB 000 468468468
DIB5posedge CLKB 000 468468468
DIB6posedge CLKB 000 468468468
DIB7posedge CLKB 000 468468468
DIB8posedge CLKB 000 468468468
OCEAposedge CLKA 135135135 000
OCEBposedge CLKB 101101101 000
RSTAposedge CLKA 754754754 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 296296296 000
WEBposedge CLKB 000 155155155

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 609560956095 828282
negedge CLKB 916691669166 555555
posedge CLKA 609560956095 828282
posedge CLKB 916691669166 555555

DP8KC:WRITEMODE_A=NORMAL,WRITEMODE_B=WRITETHROUGH

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
CLKADOA0 882088208820 882088208820
CLKADOA1 882088208820 882088208820
CLKADOA2 882088208820 882088208820
CLKADOA3 882088208820 882088208820
CLKADOA4 882088208820 882088208820
CLKADOA5 882088208820 882088208820
CLKADOA6 882088208820 882088208820
CLKADOA7 882088208820 882088208820
CLKADOA8 882088208820 882088208820
CLKBDOB0 939493949394 939493949394
CLKBDOB1 939493949394 939493949394
CLKBDOB2 939493949394 939493949394
CLKBDOB3 939493949394 939493949394
CLKBDOB4 939493949394 939493949394
CLKBDOB5 939493949394 939493949394
CLKBDOB6 939493949394 939493949394
CLKBDOB7 939493949394 939493949394
CLKBDOB8 939493949394 939493949394

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
ADA0posedge CLKA 000 229229229
ADA1posedge CLKA 000 229229229
ADA10posedge CLKA 000 229229229
ADA11posedge CLKA 000 229229229
ADA12posedge CLKA 000 229229229
ADA2posedge CLKA 000 229229229
ADA3posedge CLKA 000 229229229
ADA4posedge CLKA 000 229229229
ADA5posedge CLKA 000 229229229
ADA6posedge CLKA 000 229229229
ADA7posedge CLKA 000 229229229
ADA8posedge CLKA 000 229229229
ADA9posedge CLKA 000 229229229
ADB0posedge CLKB 000 453453453
ADB1posedge CLKB 000 453453453
ADB10posedge CLKB 000 453453453
ADB11posedge CLKB 000 453453453
ADB12posedge CLKB 000 453453453
ADB2posedge CLKB 000 453453453
ADB3posedge CLKB 000 453453453
ADB4posedge CLKB 000 453453453
ADB5posedge CLKB 000 453453453
ADB6posedge CLKB 000 453453453
ADB7posedge CLKB 000 453453453
ADB8posedge CLKB 000 453453453
ADB9posedge CLKB 000 453453453
CEAposedge CLKA 135135135 000
CEBposedge CLKB 101101101 000
CSA0posedge CLKA 316316316 000
CSA1posedge CLKA 316316316 000
CSA2posedge CLKA 316316316 000
CSB0posedge CLKB 000 474747
CSB1posedge CLKB 000 474747
CSB2posedge CLKB 000 474747
DIA0posedge CLKA 000 268268268
DIA1posedge CLKA 000 268268268
DIA2posedge CLKA 000 268268268
DIA3posedge CLKA 000 268268268
DIA4posedge CLKA 000 268268268
DIA5posedge CLKA 000 268268268
DIA6posedge CLKA 000 268268268
DIA7posedge CLKA 000 268268268
DIA8posedge CLKA 000 268268268
DIB0posedge CLKB 000 468468468
DIB1posedge CLKB 000 468468468
DIB2posedge CLKB 000 468468468
DIB3posedge CLKB 000 468468468
DIB4posedge CLKB 000 468468468
DIB5posedge CLKB 000 468468468
DIB6posedge CLKB 000 468468468
DIB7posedge CLKB 000 468468468
DIB8posedge CLKB 000 468468468
OCEAposedge CLKA 135135135 000
OCEBposedge CLKB 101101101 000
RSTAposedge CLKA 754754754 000
RSTBposedge CLKB 117117117 000
WEAposedge CLKA 296296296 000
WEBposedge CLKB 000 155155155

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLKA 609560956095 828282
negedge CLKB 609560956095 828282
posedge CLKA 609560956095 828282
posedge CLKB 609560956095 828282

PIO:IOTYPE=LVCMOS12

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 125314791705 125314791705
PADDOPAD 604461226200 604461226200
PADDTPAD 49391035415770 49391035415770

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 550055005500 919191
posedge PAD 550055005500 919191

PIO:IOTYPE=LVCMOS15

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 258526202655 258526202655
PADDOPAD 407241374203 407241374203
PADDTPAD 354264659389 354264659389

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS18

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 195719671978 195719671978
PADDOPAD 320333003398 320333003398
PADDTPAD 305149526853 305149526853

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS25

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 142114491477 142114491477
PADDOPAD 251125772643 251125772643
PADDTPAD 252839045281 252839045281

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVCMOS33

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 119712271257 119712271257
PADDOPAD 213422002266 213422002266
PADDTPAD 240735024597 240735024597

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVDS

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 228622862286 228622862286
PADDTPAD 249952067913 249952067913

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVDS25

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 228622862286 228622862286
PADDTPAD 249952067913 249952067913

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVPECL33

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 228622862286 228622862286
PADDTPAD 249952067913 249952067913

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=LVTTL33

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 119712271257 119712271257
PADDOPAD 213422002266 213422002266
PADDTPAD 240735024597 240735024597

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

PIO:IOTYPE=MIPI

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
PADPADDI 144114671493 144114671493
PADDOPAD 228622862286 228622862286
PADDTPAD 249952067913 249952067913

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge PAD 333033303330 150150150
posedge PAD 333033303330 150150150

SLICE

Propagation Delays

From PortTo Port Low-High Transition (ps)High-Low Transition (ps)
MinTypMaxMinTypMax
A0F0 680764849 680764849
A0F1 131714751633 131714751633
A0FCO 151816981878 151816981878
A0OFX0 101411341255 101411341255
A1F1 680764849 680764849
A1FCO 131714751633 131714751633
A1OFX0 101411341255 101411341255
B0F0 680764849 680764849
B0F1 131714751633 131714751633
B0FCO 151816981878 151816981878
B0OFX0 101411341255 101411341255
B1F1 680764849 680764849
B1FCO 131714751633 131714751633
B1OFX0 101411341255 101411341255
C0F0 680764849 680764849
C0F1 131714751633 131714751633
C0FCO 151816981878 151816981878
C0OFX0 101411341255 101411341255
C1F1 680764849 680764849
C1FCO 131714751633 131714751633
C1OFX0 101411341255 101411341255
CLKQ0 771824878 771824878
CLKQ1 771824878 771824878
D0F0 680764849 680764849
D0F1 131714751633 131714751633
D0FCO 151816981878 151816981878
D0OFX0 101411341255 101411341255
D1F1 680764849 680764849
D1FCO 131714751633 131714751633
D1OFX0 101411341255 101411341255
FCIF0 8699721075 8699721075
FCIF1 95210661181 95210661181
FCIFCO 240264288 240264288
FXAOFX1 349396444 349396444
FXBOFX1 349396444 349396444
M0OFX0 584617651 584617651
M1OFX1 584617651 584617651
WCKF0 205822672477 205822672477
WCKF1 205822672477 205822672477

Setup/Hold Checks

From PortTo Clock Setup (ps)Hold (ps)
MinTypMaxMinTypMax
CEnegedge CLK 453508563 000
CEposedge CLK 419468518 000
DI0negedge CLK 342368395 000
DI0posedge CLK 342368395 000
DI1posedge CLK 342368395 000
LSRnegedge CLK 748844940 000
LSRposedge CLK 731827923 000
M0posedge CLK 524623723 000
M1negedge CLK 524623723 000
M1posedge CLK 524623723 000
WAD0posedge WCK 000 8459381031
WAD1posedge WCK 000 8459381031
WAD2posedge WCK 000 8459381031
WAD3posedge WCK 000 8459381031
WD0posedge WCK 000 9189981079
WD1posedge WCK 000 9189981079
WREposedge WCK 515968 000

Width Checks

Clock Width (ps)Equiv. Freq (MHz)
MinTypMaxMinTypMax
negedge CLK 162516251625 308308308
negedge LSR 500050005000 100100100
negedge WCK 162516251625 308308308
posedge CLK 162516251625 308308308
posedge LSR 500050005000 100100100
posedge WCK 162516251625 308308308